mirror of
https://github.com/ehw-fit/ariths-gen.git
synced 2025-04-22 14:51:22 +01:00
468 lines
12 KiB
Plaintext
468 lines
12 KiB
Plaintext
.model f_u_cla16
|
|
.inputs a[0] a[1] a[2] a[3] a[4] a[5] a[6] a[7] a[8] a[9] a[10] a[11] a[12] a[13] a[14] a[15] b[0] b[1] b[2] b[3] b[4] b[5] b[6] b[7] b[8] b[9] b[10] b[11] b[12] b[13] b[14] b[15]
|
|
.outputs f_u_cla16_out[0] f_u_cla16_out[1] f_u_cla16_out[2] f_u_cla16_out[3] f_u_cla16_out[4] f_u_cla16_out[5] f_u_cla16_out[6] f_u_cla16_out[7] f_u_cla16_out[8] f_u_cla16_out[9] f_u_cla16_out[10] f_u_cla16_out[11] f_u_cla16_out[12] f_u_cla16_out[13] f_u_cla16_out[14] f_u_cla16_out[15] f_u_cla16_out[16]
|
|
.names vdd
|
|
1
|
|
.names gnd
|
|
0
|
|
.names a[0] b[0] f_u_cla16_pg_logic0_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[0] b[0] f_u_cla16_pg_logic0_and0
|
|
11 1
|
|
.names a[0] b[0] f_u_cla16_pg_logic0_xor0
|
|
01 1
|
|
10 1
|
|
.names a[1] b[1] f_u_cla16_pg_logic1_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[1] b[1] f_u_cla16_pg_logic1_and0
|
|
11 1
|
|
.names a[1] b[1] f_u_cla16_pg_logic1_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic1_xor0 f_u_cla16_pg_logic0_and0 f_u_cla16_xor1
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic0_and0 f_u_cla16_pg_logic1_or0 f_u_cla16_and0
|
|
11 1
|
|
.names f_u_cla16_pg_logic1_and0 f_u_cla16_and0 f_u_cla16_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[2] b[2] f_u_cla16_pg_logic2_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[2] b[2] f_u_cla16_pg_logic2_and0
|
|
11 1
|
|
.names a[2] b[2] f_u_cla16_pg_logic2_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic2_xor0 f_u_cla16_or0 f_u_cla16_xor2
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic2_or0 f_u_cla16_pg_logic0_or0 f_u_cla16_and1
|
|
11 1
|
|
.names f_u_cla16_pg_logic0_and0 f_u_cla16_pg_logic2_or0 f_u_cla16_and2
|
|
11 1
|
|
.names f_u_cla16_and2 f_u_cla16_pg_logic1_or0 f_u_cla16_and3
|
|
11 1
|
|
.names f_u_cla16_pg_logic1_and0 f_u_cla16_pg_logic2_or0 f_u_cla16_and4
|
|
11 1
|
|
.names f_u_cla16_and3 f_u_cla16_and4 f_u_cla16_or1
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic2_and0 f_u_cla16_or1 f_u_cla16_or2
|
|
1- 1
|
|
-1 1
|
|
.names a[3] b[3] f_u_cla16_pg_logic3_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[3] b[3] f_u_cla16_pg_logic3_and0
|
|
11 1
|
|
.names a[3] b[3] f_u_cla16_pg_logic3_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic3_xor0 f_u_cla16_or2 f_u_cla16_xor3
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic3_or0 f_u_cla16_pg_logic1_or0 f_u_cla16_and5
|
|
11 1
|
|
.names f_u_cla16_pg_logic0_and0 f_u_cla16_pg_logic2_or0 f_u_cla16_and6
|
|
11 1
|
|
.names f_u_cla16_pg_logic3_or0 f_u_cla16_pg_logic1_or0 f_u_cla16_and7
|
|
11 1
|
|
.names f_u_cla16_and6 f_u_cla16_and7 f_u_cla16_and8
|
|
11 1
|
|
.names f_u_cla16_pg_logic1_and0 f_u_cla16_pg_logic3_or0 f_u_cla16_and9
|
|
11 1
|
|
.names f_u_cla16_and9 f_u_cla16_pg_logic2_or0 f_u_cla16_and10
|
|
11 1
|
|
.names f_u_cla16_pg_logic2_and0 f_u_cla16_pg_logic3_or0 f_u_cla16_and11
|
|
11 1
|
|
.names f_u_cla16_and8 f_u_cla16_and11 f_u_cla16_or3
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_and10 f_u_cla16_or3 f_u_cla16_or4
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic3_and0 f_u_cla16_or4 f_u_cla16_or5
|
|
1- 1
|
|
-1 1
|
|
.names a[4] b[4] f_u_cla16_pg_logic4_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[4] b[4] f_u_cla16_pg_logic4_and0
|
|
11 1
|
|
.names a[4] b[4] f_u_cla16_pg_logic4_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic4_xor0 f_u_cla16_or5 f_u_cla16_xor4
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or5 f_u_cla16_pg_logic4_or0 f_u_cla16_and12
|
|
11 1
|
|
.names f_u_cla16_pg_logic4_and0 f_u_cla16_and12 f_u_cla16_or6
|
|
1- 1
|
|
-1 1
|
|
.names a[5] b[5] f_u_cla16_pg_logic5_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[5] b[5] f_u_cla16_pg_logic5_and0
|
|
11 1
|
|
.names a[5] b[5] f_u_cla16_pg_logic5_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic5_xor0 f_u_cla16_or6 f_u_cla16_xor5
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or5 f_u_cla16_pg_logic5_or0 f_u_cla16_and13
|
|
11 1
|
|
.names f_u_cla16_and13 f_u_cla16_pg_logic4_or0 f_u_cla16_and14
|
|
11 1
|
|
.names f_u_cla16_pg_logic4_and0 f_u_cla16_pg_logic5_or0 f_u_cla16_and15
|
|
11 1
|
|
.names f_u_cla16_and14 f_u_cla16_and15 f_u_cla16_or7
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic5_and0 f_u_cla16_or7 f_u_cla16_or8
|
|
1- 1
|
|
-1 1
|
|
.names a[6] b[6] f_u_cla16_pg_logic6_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[6] b[6] f_u_cla16_pg_logic6_and0
|
|
11 1
|
|
.names a[6] b[6] f_u_cla16_pg_logic6_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic6_xor0 f_u_cla16_or8 f_u_cla16_xor6
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or5 f_u_cla16_pg_logic5_or0 f_u_cla16_and16
|
|
11 1
|
|
.names f_u_cla16_pg_logic6_or0 f_u_cla16_pg_logic4_or0 f_u_cla16_and17
|
|
11 1
|
|
.names f_u_cla16_and16 f_u_cla16_and17 f_u_cla16_and18
|
|
11 1
|
|
.names f_u_cla16_pg_logic4_and0 f_u_cla16_pg_logic6_or0 f_u_cla16_and19
|
|
11 1
|
|
.names f_u_cla16_and19 f_u_cla16_pg_logic5_or0 f_u_cla16_and20
|
|
11 1
|
|
.names f_u_cla16_pg_logic5_and0 f_u_cla16_pg_logic6_or0 f_u_cla16_and21
|
|
11 1
|
|
.names f_u_cla16_and18 f_u_cla16_and20 f_u_cla16_or9
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_or9 f_u_cla16_and21 f_u_cla16_or10
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic6_and0 f_u_cla16_or10 f_u_cla16_or11
|
|
1- 1
|
|
-1 1
|
|
.names a[7] b[7] f_u_cla16_pg_logic7_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[7] b[7] f_u_cla16_pg_logic7_and0
|
|
11 1
|
|
.names a[7] b[7] f_u_cla16_pg_logic7_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic7_xor0 f_u_cla16_or11 f_u_cla16_xor7
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or5 f_u_cla16_pg_logic6_or0 f_u_cla16_and22
|
|
11 1
|
|
.names f_u_cla16_pg_logic7_or0 f_u_cla16_pg_logic5_or0 f_u_cla16_and23
|
|
11 1
|
|
.names f_u_cla16_and22 f_u_cla16_and23 f_u_cla16_and24
|
|
11 1
|
|
.names f_u_cla16_and24 f_u_cla16_pg_logic4_or0 f_u_cla16_and25
|
|
11 1
|
|
.names f_u_cla16_pg_logic4_and0 f_u_cla16_pg_logic6_or0 f_u_cla16_and26
|
|
11 1
|
|
.names f_u_cla16_pg_logic7_or0 f_u_cla16_pg_logic5_or0 f_u_cla16_and27
|
|
11 1
|
|
.names f_u_cla16_and26 f_u_cla16_and27 f_u_cla16_and28
|
|
11 1
|
|
.names f_u_cla16_pg_logic5_and0 f_u_cla16_pg_logic7_or0 f_u_cla16_and29
|
|
11 1
|
|
.names f_u_cla16_and29 f_u_cla16_pg_logic6_or0 f_u_cla16_and30
|
|
11 1
|
|
.names f_u_cla16_pg_logic6_and0 f_u_cla16_pg_logic7_or0 f_u_cla16_and31
|
|
11 1
|
|
.names f_u_cla16_and25 f_u_cla16_and30 f_u_cla16_or12
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_and28 f_u_cla16_and31 f_u_cla16_or13
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_or12 f_u_cla16_or13 f_u_cla16_or14
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic7_and0 f_u_cla16_or14 f_u_cla16_or15
|
|
1- 1
|
|
-1 1
|
|
.names a[8] b[8] f_u_cla16_pg_logic8_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[8] b[8] f_u_cla16_pg_logic8_and0
|
|
11 1
|
|
.names a[8] b[8] f_u_cla16_pg_logic8_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic8_xor0 f_u_cla16_or15 f_u_cla16_xor8
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or15 f_u_cla16_pg_logic8_or0 f_u_cla16_and32
|
|
11 1
|
|
.names f_u_cla16_pg_logic8_and0 f_u_cla16_and32 f_u_cla16_or16
|
|
1- 1
|
|
-1 1
|
|
.names a[9] b[9] f_u_cla16_pg_logic9_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[9] b[9] f_u_cla16_pg_logic9_and0
|
|
11 1
|
|
.names a[9] b[9] f_u_cla16_pg_logic9_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic9_xor0 f_u_cla16_or16 f_u_cla16_xor9
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or15 f_u_cla16_pg_logic9_or0 f_u_cla16_and33
|
|
11 1
|
|
.names f_u_cla16_and33 f_u_cla16_pg_logic8_or0 f_u_cla16_and34
|
|
11 1
|
|
.names f_u_cla16_pg_logic8_and0 f_u_cla16_pg_logic9_or0 f_u_cla16_and35
|
|
11 1
|
|
.names f_u_cla16_and34 f_u_cla16_and35 f_u_cla16_or17
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic9_and0 f_u_cla16_or17 f_u_cla16_or18
|
|
1- 1
|
|
-1 1
|
|
.names a[10] b[10] f_u_cla16_pg_logic10_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[10] b[10] f_u_cla16_pg_logic10_and0
|
|
11 1
|
|
.names a[10] b[10] f_u_cla16_pg_logic10_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic10_xor0 f_u_cla16_or18 f_u_cla16_xor10
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or15 f_u_cla16_pg_logic9_or0 f_u_cla16_and36
|
|
11 1
|
|
.names f_u_cla16_pg_logic10_or0 f_u_cla16_pg_logic8_or0 f_u_cla16_and37
|
|
11 1
|
|
.names f_u_cla16_and36 f_u_cla16_and37 f_u_cla16_and38
|
|
11 1
|
|
.names f_u_cla16_pg_logic8_and0 f_u_cla16_pg_logic10_or0 f_u_cla16_and39
|
|
11 1
|
|
.names f_u_cla16_and39 f_u_cla16_pg_logic9_or0 f_u_cla16_and40
|
|
11 1
|
|
.names f_u_cla16_pg_logic9_and0 f_u_cla16_pg_logic10_or0 f_u_cla16_and41
|
|
11 1
|
|
.names f_u_cla16_and38 f_u_cla16_and40 f_u_cla16_or19
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_or19 f_u_cla16_and41 f_u_cla16_or20
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic10_and0 f_u_cla16_or20 f_u_cla16_or21
|
|
1- 1
|
|
-1 1
|
|
.names a[11] b[11] f_u_cla16_pg_logic11_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[11] b[11] f_u_cla16_pg_logic11_and0
|
|
11 1
|
|
.names a[11] b[11] f_u_cla16_pg_logic11_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic11_xor0 f_u_cla16_or21 f_u_cla16_xor11
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or15 f_u_cla16_pg_logic10_or0 f_u_cla16_and42
|
|
11 1
|
|
.names f_u_cla16_pg_logic11_or0 f_u_cla16_pg_logic9_or0 f_u_cla16_and43
|
|
11 1
|
|
.names f_u_cla16_and42 f_u_cla16_and43 f_u_cla16_and44
|
|
11 1
|
|
.names f_u_cla16_and44 f_u_cla16_pg_logic8_or0 f_u_cla16_and45
|
|
11 1
|
|
.names f_u_cla16_pg_logic8_and0 f_u_cla16_pg_logic10_or0 f_u_cla16_and46
|
|
11 1
|
|
.names f_u_cla16_pg_logic11_or0 f_u_cla16_pg_logic9_or0 f_u_cla16_and47
|
|
11 1
|
|
.names f_u_cla16_and46 f_u_cla16_and47 f_u_cla16_and48
|
|
11 1
|
|
.names f_u_cla16_pg_logic9_and0 f_u_cla16_pg_logic11_or0 f_u_cla16_and49
|
|
11 1
|
|
.names f_u_cla16_and49 f_u_cla16_pg_logic10_or0 f_u_cla16_and50
|
|
11 1
|
|
.names f_u_cla16_pg_logic10_and0 f_u_cla16_pg_logic11_or0 f_u_cla16_and51
|
|
11 1
|
|
.names f_u_cla16_and45 f_u_cla16_and50 f_u_cla16_or22
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_and48 f_u_cla16_and51 f_u_cla16_or23
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_or22 f_u_cla16_or23 f_u_cla16_or24
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic11_and0 f_u_cla16_or24 f_u_cla16_or25
|
|
1- 1
|
|
-1 1
|
|
.names a[12] b[12] f_u_cla16_pg_logic12_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[12] b[12] f_u_cla16_pg_logic12_and0
|
|
11 1
|
|
.names a[12] b[12] f_u_cla16_pg_logic12_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic12_xor0 f_u_cla16_or25 f_u_cla16_xor12
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or25 f_u_cla16_pg_logic12_or0 f_u_cla16_and52
|
|
11 1
|
|
.names f_u_cla16_pg_logic12_and0 f_u_cla16_and52 f_u_cla16_or26
|
|
1- 1
|
|
-1 1
|
|
.names a[13] b[13] f_u_cla16_pg_logic13_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[13] b[13] f_u_cla16_pg_logic13_and0
|
|
11 1
|
|
.names a[13] b[13] f_u_cla16_pg_logic13_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic13_xor0 f_u_cla16_or26 f_u_cla16_xor13
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or25 f_u_cla16_pg_logic13_or0 f_u_cla16_and53
|
|
11 1
|
|
.names f_u_cla16_and53 f_u_cla16_pg_logic12_or0 f_u_cla16_and54
|
|
11 1
|
|
.names f_u_cla16_pg_logic12_and0 f_u_cla16_pg_logic13_or0 f_u_cla16_and55
|
|
11 1
|
|
.names f_u_cla16_and54 f_u_cla16_and55 f_u_cla16_or27
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic13_and0 f_u_cla16_or27 f_u_cla16_or28
|
|
1- 1
|
|
-1 1
|
|
.names a[14] b[14] f_u_cla16_pg_logic14_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[14] b[14] f_u_cla16_pg_logic14_and0
|
|
11 1
|
|
.names a[14] b[14] f_u_cla16_pg_logic14_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic14_xor0 f_u_cla16_or28 f_u_cla16_xor14
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or25 f_u_cla16_pg_logic13_or0 f_u_cla16_and56
|
|
11 1
|
|
.names f_u_cla16_pg_logic14_or0 f_u_cla16_pg_logic12_or0 f_u_cla16_and57
|
|
11 1
|
|
.names f_u_cla16_and56 f_u_cla16_and57 f_u_cla16_and58
|
|
11 1
|
|
.names f_u_cla16_pg_logic12_and0 f_u_cla16_pg_logic14_or0 f_u_cla16_and59
|
|
11 1
|
|
.names f_u_cla16_and59 f_u_cla16_pg_logic13_or0 f_u_cla16_and60
|
|
11 1
|
|
.names f_u_cla16_pg_logic13_and0 f_u_cla16_pg_logic14_or0 f_u_cla16_and61
|
|
11 1
|
|
.names f_u_cla16_and58 f_u_cla16_and60 f_u_cla16_or29
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_or29 f_u_cla16_and61 f_u_cla16_or30
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic14_and0 f_u_cla16_or30 f_u_cla16_or31
|
|
1- 1
|
|
-1 1
|
|
.names a[15] b[15] f_u_cla16_pg_logic15_or0
|
|
1- 1
|
|
-1 1
|
|
.names a[15] b[15] f_u_cla16_pg_logic15_and0
|
|
11 1
|
|
.names a[15] b[15] f_u_cla16_pg_logic15_xor0
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_pg_logic15_xor0 f_u_cla16_or31 f_u_cla16_xor15
|
|
01 1
|
|
10 1
|
|
.names f_u_cla16_or25 f_u_cla16_pg_logic14_or0 f_u_cla16_and62
|
|
11 1
|
|
.names f_u_cla16_pg_logic15_or0 f_u_cla16_pg_logic13_or0 f_u_cla16_and63
|
|
11 1
|
|
.names f_u_cla16_and62 f_u_cla16_and63 f_u_cla16_and64
|
|
11 1
|
|
.names f_u_cla16_and64 f_u_cla16_pg_logic12_or0 f_u_cla16_and65
|
|
11 1
|
|
.names f_u_cla16_pg_logic12_and0 f_u_cla16_pg_logic14_or0 f_u_cla16_and66
|
|
11 1
|
|
.names f_u_cla16_pg_logic15_or0 f_u_cla16_pg_logic13_or0 f_u_cla16_and67
|
|
11 1
|
|
.names f_u_cla16_and66 f_u_cla16_and67 f_u_cla16_and68
|
|
11 1
|
|
.names f_u_cla16_pg_logic13_and0 f_u_cla16_pg_logic15_or0 f_u_cla16_and69
|
|
11 1
|
|
.names f_u_cla16_and69 f_u_cla16_pg_logic14_or0 f_u_cla16_and70
|
|
11 1
|
|
.names f_u_cla16_pg_logic14_and0 f_u_cla16_pg_logic15_or0 f_u_cla16_and71
|
|
11 1
|
|
.names f_u_cla16_and65 f_u_cla16_and70 f_u_cla16_or32
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_and68 f_u_cla16_and71 f_u_cla16_or33
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_or32 f_u_cla16_or33 f_u_cla16_or34
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic15_and0 f_u_cla16_or34 f_u_cla16_or35
|
|
1- 1
|
|
-1 1
|
|
.names f_u_cla16_pg_logic0_xor0 f_u_cla16_out[0]
|
|
1 1
|
|
.names f_u_cla16_xor1 f_u_cla16_out[1]
|
|
1 1
|
|
.names f_u_cla16_xor2 f_u_cla16_out[2]
|
|
1 1
|
|
.names f_u_cla16_xor3 f_u_cla16_out[3]
|
|
1 1
|
|
.names f_u_cla16_xor4 f_u_cla16_out[4]
|
|
1 1
|
|
.names f_u_cla16_xor5 f_u_cla16_out[5]
|
|
1 1
|
|
.names f_u_cla16_xor6 f_u_cla16_out[6]
|
|
1 1
|
|
.names f_u_cla16_xor7 f_u_cla16_out[7]
|
|
1 1
|
|
.names f_u_cla16_xor8 f_u_cla16_out[8]
|
|
1 1
|
|
.names f_u_cla16_xor9 f_u_cla16_out[9]
|
|
1 1
|
|
.names f_u_cla16_xor10 f_u_cla16_out[10]
|
|
1 1
|
|
.names f_u_cla16_xor11 f_u_cla16_out[11]
|
|
1 1
|
|
.names f_u_cla16_xor12 f_u_cla16_out[12]
|
|
1 1
|
|
.names f_u_cla16_xor13 f_u_cla16_out[13]
|
|
1 1
|
|
.names f_u_cla16_xor14 f_u_cla16_out[14]
|
|
1 1
|
|
.names f_u_cla16_xor15 f_u_cla16_out[15]
|
|
1 1
|
|
.names f_u_cla16_or35 f_u_cla16_out[16]
|
|
1 1
|
|
.end
|