2022-04-17 13:41:32 +02:00

1677 lines
127 KiB
Verilog

module and_gate(input a, input b, output out);
assign out = a & b;
endmodule
module nand_gate(input a, input b, output out);
assign out = ~(a & b);
endmodule
module xor_gate(input a, input b, output out);
assign out = a ^ b;
endmodule
module not_gate(input a, output out);
assign out = ~a;
endmodule
module or_gate(input a, input b, output out);
assign out = a | b;
endmodule
module ha(input [0:0] a, input [0:0] b, output [0:0] ha_xor0, output [0:0] ha_and0);
xor_gate xor_gate_ha_xor0(.a(a[0]), .b(b[0]), .out(ha_xor0));
and_gate and_gate_ha_and0(.a(a[0]), .b(b[0]), .out(ha_and0));
endmodule
module fa(input [0:0] a, input [0:0] b, input [0:0] cin, output [0:0] fa_xor1, output [0:0] fa_or0);
wire [0:0] fa_xor0;
wire [0:0] fa_and0;
wire [0:0] fa_and1;
xor_gate xor_gate_fa_xor0(.a(a[0]), .b(b[0]), .out(fa_xor0));
and_gate and_gate_fa_and0(.a(a[0]), .b(b[0]), .out(fa_and0));
xor_gate xor_gate_fa_xor1(.a(fa_xor0[0]), .b(cin[0]), .out(fa_xor1));
and_gate and_gate_fa_and1(.a(fa_xor0[0]), .b(cin[0]), .out(fa_and1));
or_gate or_gate_fa_or0(.a(fa_and0[0]), .b(fa_and1[0]), .out(fa_or0));
endmodule
module pg_logic(input [0:0] a, input [0:0] b, output [0:0] pg_logic_or0, output [0:0] pg_logic_and0, output [0:0] pg_logic_xor0);
or_gate or_gate_pg_logic_or0(.a(a[0]), .b(b[0]), .out(pg_logic_or0));
and_gate and_gate_pg_logic_and0(.a(a[0]), .b(b[0]), .out(pg_logic_and0));
xor_gate xor_gate_pg_logic_xor0(.a(a[0]), .b(b[0]), .out(pg_logic_xor0));
endmodule
module u_cla16(input [15:0] a, input [15:0] b, output [16:0] u_cla16_out);
wire [0:0] u_cla16_pg_logic0_or0;
wire [0:0] u_cla16_pg_logic0_and0;
wire [0:0] u_cla16_pg_logic0_xor0;
wire [0:0] u_cla16_pg_logic1_or0;
wire [0:0] u_cla16_pg_logic1_and0;
wire [0:0] u_cla16_pg_logic1_xor0;
wire [0:0] u_cla16_xor1;
wire [0:0] u_cla16_and0;
wire [0:0] u_cla16_or0;
wire [0:0] u_cla16_pg_logic2_or0;
wire [0:0] u_cla16_pg_logic2_and0;
wire [0:0] u_cla16_pg_logic2_xor0;
wire [0:0] u_cla16_xor2;
wire [0:0] u_cla16_and1;
wire [0:0] u_cla16_and2;
wire [0:0] u_cla16_and3;
wire [0:0] u_cla16_and4;
wire [0:0] u_cla16_or1;
wire [0:0] u_cla16_or2;
wire [0:0] u_cla16_pg_logic3_or0;
wire [0:0] u_cla16_pg_logic3_and0;
wire [0:0] u_cla16_pg_logic3_xor0;
wire [0:0] u_cla16_xor3;
wire [0:0] u_cla16_and5;
wire [0:0] u_cla16_and6;
wire [0:0] u_cla16_and7;
wire [0:0] u_cla16_and8;
wire [0:0] u_cla16_and9;
wire [0:0] u_cla16_and10;
wire [0:0] u_cla16_and11;
wire [0:0] u_cla16_or3;
wire [0:0] u_cla16_or4;
wire [0:0] u_cla16_or5;
wire [0:0] u_cla16_pg_logic4_or0;
wire [0:0] u_cla16_pg_logic4_and0;
wire [0:0] u_cla16_pg_logic4_xor0;
wire [0:0] u_cla16_xor4;
wire [0:0] u_cla16_and12;
wire [0:0] u_cla16_or6;
wire [0:0] u_cla16_pg_logic5_or0;
wire [0:0] u_cla16_pg_logic5_and0;
wire [0:0] u_cla16_pg_logic5_xor0;
wire [0:0] u_cla16_xor5;
wire [0:0] u_cla16_and13;
wire [0:0] u_cla16_and14;
wire [0:0] u_cla16_and15;
wire [0:0] u_cla16_or7;
wire [0:0] u_cla16_or8;
wire [0:0] u_cla16_pg_logic6_or0;
wire [0:0] u_cla16_pg_logic6_and0;
wire [0:0] u_cla16_pg_logic6_xor0;
wire [0:0] u_cla16_xor6;
wire [0:0] u_cla16_and16;
wire [0:0] u_cla16_and17;
wire [0:0] u_cla16_and18;
wire [0:0] u_cla16_and19;
wire [0:0] u_cla16_and20;
wire [0:0] u_cla16_and21;
wire [0:0] u_cla16_or9;
wire [0:0] u_cla16_or10;
wire [0:0] u_cla16_or11;
wire [0:0] u_cla16_pg_logic7_or0;
wire [0:0] u_cla16_pg_logic7_and0;
wire [0:0] u_cla16_pg_logic7_xor0;
wire [0:0] u_cla16_xor7;
wire [0:0] u_cla16_and22;
wire [0:0] u_cla16_and23;
wire [0:0] u_cla16_and24;
wire [0:0] u_cla16_and25;
wire [0:0] u_cla16_and26;
wire [0:0] u_cla16_and27;
wire [0:0] u_cla16_and28;
wire [0:0] u_cla16_and29;
wire [0:0] u_cla16_and30;
wire [0:0] u_cla16_and31;
wire [0:0] u_cla16_or12;
wire [0:0] u_cla16_or13;
wire [0:0] u_cla16_or14;
wire [0:0] u_cla16_or15;
wire [0:0] u_cla16_pg_logic8_or0;
wire [0:0] u_cla16_pg_logic8_and0;
wire [0:0] u_cla16_pg_logic8_xor0;
wire [0:0] u_cla16_xor8;
wire [0:0] u_cla16_and32;
wire [0:0] u_cla16_or16;
wire [0:0] u_cla16_pg_logic9_or0;
wire [0:0] u_cla16_pg_logic9_and0;
wire [0:0] u_cla16_pg_logic9_xor0;
wire [0:0] u_cla16_xor9;
wire [0:0] u_cla16_and33;
wire [0:0] u_cla16_and34;
wire [0:0] u_cla16_and35;
wire [0:0] u_cla16_or17;
wire [0:0] u_cla16_or18;
wire [0:0] u_cla16_pg_logic10_or0;
wire [0:0] u_cla16_pg_logic10_and0;
wire [0:0] u_cla16_pg_logic10_xor0;
wire [0:0] u_cla16_xor10;
wire [0:0] u_cla16_and36;
wire [0:0] u_cla16_and37;
wire [0:0] u_cla16_and38;
wire [0:0] u_cla16_and39;
wire [0:0] u_cla16_and40;
wire [0:0] u_cla16_and41;
wire [0:0] u_cla16_or19;
wire [0:0] u_cla16_or20;
wire [0:0] u_cla16_or21;
wire [0:0] u_cla16_pg_logic11_or0;
wire [0:0] u_cla16_pg_logic11_and0;
wire [0:0] u_cla16_pg_logic11_xor0;
wire [0:0] u_cla16_xor11;
wire [0:0] u_cla16_and42;
wire [0:0] u_cla16_and43;
wire [0:0] u_cla16_and44;
wire [0:0] u_cla16_and45;
wire [0:0] u_cla16_and46;
wire [0:0] u_cla16_and47;
wire [0:0] u_cla16_and48;
wire [0:0] u_cla16_and49;
wire [0:0] u_cla16_and50;
wire [0:0] u_cla16_and51;
wire [0:0] u_cla16_or22;
wire [0:0] u_cla16_or23;
wire [0:0] u_cla16_or24;
wire [0:0] u_cla16_or25;
wire [0:0] u_cla16_pg_logic12_or0;
wire [0:0] u_cla16_pg_logic12_and0;
wire [0:0] u_cla16_pg_logic12_xor0;
wire [0:0] u_cla16_xor12;
wire [0:0] u_cla16_and52;
wire [0:0] u_cla16_or26;
wire [0:0] u_cla16_pg_logic13_or0;
wire [0:0] u_cla16_pg_logic13_and0;
wire [0:0] u_cla16_pg_logic13_xor0;
wire [0:0] u_cla16_xor13;
wire [0:0] u_cla16_and53;
wire [0:0] u_cla16_and54;
wire [0:0] u_cla16_and55;
wire [0:0] u_cla16_or27;
wire [0:0] u_cla16_or28;
wire [0:0] u_cla16_pg_logic14_or0;
wire [0:0] u_cla16_pg_logic14_and0;
wire [0:0] u_cla16_pg_logic14_xor0;
wire [0:0] u_cla16_xor14;
wire [0:0] u_cla16_and56;
wire [0:0] u_cla16_and57;
wire [0:0] u_cla16_and58;
wire [0:0] u_cla16_and59;
wire [0:0] u_cla16_and60;
wire [0:0] u_cla16_and61;
wire [0:0] u_cla16_or29;
wire [0:0] u_cla16_or30;
wire [0:0] u_cla16_or31;
wire [0:0] u_cla16_pg_logic15_or0;
wire [0:0] u_cla16_pg_logic15_and0;
wire [0:0] u_cla16_pg_logic15_xor0;
wire [0:0] u_cla16_xor15;
wire [0:0] u_cla16_and62;
wire [0:0] u_cla16_and63;
wire [0:0] u_cla16_and64;
wire [0:0] u_cla16_and65;
wire [0:0] u_cla16_and66;
wire [0:0] u_cla16_and67;
wire [0:0] u_cla16_and68;
wire [0:0] u_cla16_and69;
wire [0:0] u_cla16_and70;
wire [0:0] u_cla16_and71;
wire [0:0] u_cla16_or32;
wire [0:0] u_cla16_or33;
wire [0:0] u_cla16_or34;
wire [0:0] u_cla16_or35;
pg_logic pg_logic_u_cla16_pg_logic0_out(.a(a[0]), .b(b[0]), .pg_logic_or0(u_cla16_pg_logic0_or0), .pg_logic_and0(u_cla16_pg_logic0_and0), .pg_logic_xor0(u_cla16_pg_logic0_xor0));
pg_logic pg_logic_u_cla16_pg_logic1_out(.a(a[1]), .b(b[1]), .pg_logic_or0(u_cla16_pg_logic1_or0), .pg_logic_and0(u_cla16_pg_logic1_and0), .pg_logic_xor0(u_cla16_pg_logic1_xor0));
xor_gate xor_gate_u_cla16_xor1(.a(u_cla16_pg_logic1_xor0[0]), .b(u_cla16_pg_logic0_and0[0]), .out(u_cla16_xor1));
and_gate and_gate_u_cla16_and0(.a(u_cla16_pg_logic0_and0[0]), .b(u_cla16_pg_logic1_or0[0]), .out(u_cla16_and0));
or_gate or_gate_u_cla16_or0(.a(u_cla16_pg_logic1_and0[0]), .b(u_cla16_and0[0]), .out(u_cla16_or0));
pg_logic pg_logic_u_cla16_pg_logic2_out(.a(a[2]), .b(b[2]), .pg_logic_or0(u_cla16_pg_logic2_or0), .pg_logic_and0(u_cla16_pg_logic2_and0), .pg_logic_xor0(u_cla16_pg_logic2_xor0));
xor_gate xor_gate_u_cla16_xor2(.a(u_cla16_pg_logic2_xor0[0]), .b(u_cla16_or0[0]), .out(u_cla16_xor2));
and_gate and_gate_u_cla16_and1(.a(u_cla16_pg_logic2_or0[0]), .b(u_cla16_pg_logic0_or0[0]), .out(u_cla16_and1));
and_gate and_gate_u_cla16_and2(.a(u_cla16_pg_logic0_and0[0]), .b(u_cla16_pg_logic2_or0[0]), .out(u_cla16_and2));
and_gate and_gate_u_cla16_and3(.a(u_cla16_and2[0]), .b(u_cla16_pg_logic1_or0[0]), .out(u_cla16_and3));
and_gate and_gate_u_cla16_and4(.a(u_cla16_pg_logic1_and0[0]), .b(u_cla16_pg_logic2_or0[0]), .out(u_cla16_and4));
or_gate or_gate_u_cla16_or1(.a(u_cla16_and3[0]), .b(u_cla16_and4[0]), .out(u_cla16_or1));
or_gate or_gate_u_cla16_or2(.a(u_cla16_pg_logic2_and0[0]), .b(u_cla16_or1[0]), .out(u_cla16_or2));
pg_logic pg_logic_u_cla16_pg_logic3_out(.a(a[3]), .b(b[3]), .pg_logic_or0(u_cla16_pg_logic3_or0), .pg_logic_and0(u_cla16_pg_logic3_and0), .pg_logic_xor0(u_cla16_pg_logic3_xor0));
xor_gate xor_gate_u_cla16_xor3(.a(u_cla16_pg_logic3_xor0[0]), .b(u_cla16_or2[0]), .out(u_cla16_xor3));
and_gate and_gate_u_cla16_and5(.a(u_cla16_pg_logic3_or0[0]), .b(u_cla16_pg_logic1_or0[0]), .out(u_cla16_and5));
and_gate and_gate_u_cla16_and6(.a(u_cla16_pg_logic0_and0[0]), .b(u_cla16_pg_logic2_or0[0]), .out(u_cla16_and6));
and_gate and_gate_u_cla16_and7(.a(u_cla16_pg_logic3_or0[0]), .b(u_cla16_pg_logic1_or0[0]), .out(u_cla16_and7));
and_gate and_gate_u_cla16_and8(.a(u_cla16_and6[0]), .b(u_cla16_and7[0]), .out(u_cla16_and8));
and_gate and_gate_u_cla16_and9(.a(u_cla16_pg_logic1_and0[0]), .b(u_cla16_pg_logic3_or0[0]), .out(u_cla16_and9));
and_gate and_gate_u_cla16_and10(.a(u_cla16_and9[0]), .b(u_cla16_pg_logic2_or0[0]), .out(u_cla16_and10));
and_gate and_gate_u_cla16_and11(.a(u_cla16_pg_logic2_and0[0]), .b(u_cla16_pg_logic3_or0[0]), .out(u_cla16_and11));
or_gate or_gate_u_cla16_or3(.a(u_cla16_and8[0]), .b(u_cla16_and11[0]), .out(u_cla16_or3));
or_gate or_gate_u_cla16_or4(.a(u_cla16_and10[0]), .b(u_cla16_or3[0]), .out(u_cla16_or4));
or_gate or_gate_u_cla16_or5(.a(u_cla16_pg_logic3_and0[0]), .b(u_cla16_or4[0]), .out(u_cla16_or5));
pg_logic pg_logic_u_cla16_pg_logic4_out(.a(a[4]), .b(b[4]), .pg_logic_or0(u_cla16_pg_logic4_or0), .pg_logic_and0(u_cla16_pg_logic4_and0), .pg_logic_xor0(u_cla16_pg_logic4_xor0));
xor_gate xor_gate_u_cla16_xor4(.a(u_cla16_pg_logic4_xor0[0]), .b(u_cla16_or5[0]), .out(u_cla16_xor4));
and_gate and_gate_u_cla16_and12(.a(u_cla16_or5[0]), .b(u_cla16_pg_logic4_or0[0]), .out(u_cla16_and12));
or_gate or_gate_u_cla16_or6(.a(u_cla16_pg_logic4_and0[0]), .b(u_cla16_and12[0]), .out(u_cla16_or6));
pg_logic pg_logic_u_cla16_pg_logic5_out(.a(a[5]), .b(b[5]), .pg_logic_or0(u_cla16_pg_logic5_or0), .pg_logic_and0(u_cla16_pg_logic5_and0), .pg_logic_xor0(u_cla16_pg_logic5_xor0));
xor_gate xor_gate_u_cla16_xor5(.a(u_cla16_pg_logic5_xor0[0]), .b(u_cla16_or6[0]), .out(u_cla16_xor5));
and_gate and_gate_u_cla16_and13(.a(u_cla16_or5[0]), .b(u_cla16_pg_logic5_or0[0]), .out(u_cla16_and13));
and_gate and_gate_u_cla16_and14(.a(u_cla16_and13[0]), .b(u_cla16_pg_logic4_or0[0]), .out(u_cla16_and14));
and_gate and_gate_u_cla16_and15(.a(u_cla16_pg_logic4_and0[0]), .b(u_cla16_pg_logic5_or0[0]), .out(u_cla16_and15));
or_gate or_gate_u_cla16_or7(.a(u_cla16_and14[0]), .b(u_cla16_and15[0]), .out(u_cla16_or7));
or_gate or_gate_u_cla16_or8(.a(u_cla16_pg_logic5_and0[0]), .b(u_cla16_or7[0]), .out(u_cla16_or8));
pg_logic pg_logic_u_cla16_pg_logic6_out(.a(a[6]), .b(b[6]), .pg_logic_or0(u_cla16_pg_logic6_or0), .pg_logic_and0(u_cla16_pg_logic6_and0), .pg_logic_xor0(u_cla16_pg_logic6_xor0));
xor_gate xor_gate_u_cla16_xor6(.a(u_cla16_pg_logic6_xor0[0]), .b(u_cla16_or8[0]), .out(u_cla16_xor6));
and_gate and_gate_u_cla16_and16(.a(u_cla16_or5[0]), .b(u_cla16_pg_logic5_or0[0]), .out(u_cla16_and16));
and_gate and_gate_u_cla16_and17(.a(u_cla16_pg_logic6_or0[0]), .b(u_cla16_pg_logic4_or0[0]), .out(u_cla16_and17));
and_gate and_gate_u_cla16_and18(.a(u_cla16_and16[0]), .b(u_cla16_and17[0]), .out(u_cla16_and18));
and_gate and_gate_u_cla16_and19(.a(u_cla16_pg_logic4_and0[0]), .b(u_cla16_pg_logic6_or0[0]), .out(u_cla16_and19));
and_gate and_gate_u_cla16_and20(.a(u_cla16_and19[0]), .b(u_cla16_pg_logic5_or0[0]), .out(u_cla16_and20));
and_gate and_gate_u_cla16_and21(.a(u_cla16_pg_logic5_and0[0]), .b(u_cla16_pg_logic6_or0[0]), .out(u_cla16_and21));
or_gate or_gate_u_cla16_or9(.a(u_cla16_and18[0]), .b(u_cla16_and20[0]), .out(u_cla16_or9));
or_gate or_gate_u_cla16_or10(.a(u_cla16_or9[0]), .b(u_cla16_and21[0]), .out(u_cla16_or10));
or_gate or_gate_u_cla16_or11(.a(u_cla16_pg_logic6_and0[0]), .b(u_cla16_or10[0]), .out(u_cla16_or11));
pg_logic pg_logic_u_cla16_pg_logic7_out(.a(a[7]), .b(b[7]), .pg_logic_or0(u_cla16_pg_logic7_or0), .pg_logic_and0(u_cla16_pg_logic7_and0), .pg_logic_xor0(u_cla16_pg_logic7_xor0));
xor_gate xor_gate_u_cla16_xor7(.a(u_cla16_pg_logic7_xor0[0]), .b(u_cla16_or11[0]), .out(u_cla16_xor7));
and_gate and_gate_u_cla16_and22(.a(u_cla16_or5[0]), .b(u_cla16_pg_logic6_or0[0]), .out(u_cla16_and22));
and_gate and_gate_u_cla16_and23(.a(u_cla16_pg_logic7_or0[0]), .b(u_cla16_pg_logic5_or0[0]), .out(u_cla16_and23));
and_gate and_gate_u_cla16_and24(.a(u_cla16_and22[0]), .b(u_cla16_and23[0]), .out(u_cla16_and24));
and_gate and_gate_u_cla16_and25(.a(u_cla16_and24[0]), .b(u_cla16_pg_logic4_or0[0]), .out(u_cla16_and25));
and_gate and_gate_u_cla16_and26(.a(u_cla16_pg_logic4_and0[0]), .b(u_cla16_pg_logic6_or0[0]), .out(u_cla16_and26));
and_gate and_gate_u_cla16_and27(.a(u_cla16_pg_logic7_or0[0]), .b(u_cla16_pg_logic5_or0[0]), .out(u_cla16_and27));
and_gate and_gate_u_cla16_and28(.a(u_cla16_and26[0]), .b(u_cla16_and27[0]), .out(u_cla16_and28));
and_gate and_gate_u_cla16_and29(.a(u_cla16_pg_logic5_and0[0]), .b(u_cla16_pg_logic7_or0[0]), .out(u_cla16_and29));
and_gate and_gate_u_cla16_and30(.a(u_cla16_and29[0]), .b(u_cla16_pg_logic6_or0[0]), .out(u_cla16_and30));
and_gate and_gate_u_cla16_and31(.a(u_cla16_pg_logic6_and0[0]), .b(u_cla16_pg_logic7_or0[0]), .out(u_cla16_and31));
or_gate or_gate_u_cla16_or12(.a(u_cla16_and25[0]), .b(u_cla16_and30[0]), .out(u_cla16_or12));
or_gate or_gate_u_cla16_or13(.a(u_cla16_and28[0]), .b(u_cla16_and31[0]), .out(u_cla16_or13));
or_gate or_gate_u_cla16_or14(.a(u_cla16_or12[0]), .b(u_cla16_or13[0]), .out(u_cla16_or14));
or_gate or_gate_u_cla16_or15(.a(u_cla16_pg_logic7_and0[0]), .b(u_cla16_or14[0]), .out(u_cla16_or15));
pg_logic pg_logic_u_cla16_pg_logic8_out(.a(a[8]), .b(b[8]), .pg_logic_or0(u_cla16_pg_logic8_or0), .pg_logic_and0(u_cla16_pg_logic8_and0), .pg_logic_xor0(u_cla16_pg_logic8_xor0));
xor_gate xor_gate_u_cla16_xor8(.a(u_cla16_pg_logic8_xor0[0]), .b(u_cla16_or15[0]), .out(u_cla16_xor8));
and_gate and_gate_u_cla16_and32(.a(u_cla16_or15[0]), .b(u_cla16_pg_logic8_or0[0]), .out(u_cla16_and32));
or_gate or_gate_u_cla16_or16(.a(u_cla16_pg_logic8_and0[0]), .b(u_cla16_and32[0]), .out(u_cla16_or16));
pg_logic pg_logic_u_cla16_pg_logic9_out(.a(a[9]), .b(b[9]), .pg_logic_or0(u_cla16_pg_logic9_or0), .pg_logic_and0(u_cla16_pg_logic9_and0), .pg_logic_xor0(u_cla16_pg_logic9_xor0));
xor_gate xor_gate_u_cla16_xor9(.a(u_cla16_pg_logic9_xor0[0]), .b(u_cla16_or16[0]), .out(u_cla16_xor9));
and_gate and_gate_u_cla16_and33(.a(u_cla16_or15[0]), .b(u_cla16_pg_logic9_or0[0]), .out(u_cla16_and33));
and_gate and_gate_u_cla16_and34(.a(u_cla16_and33[0]), .b(u_cla16_pg_logic8_or0[0]), .out(u_cla16_and34));
and_gate and_gate_u_cla16_and35(.a(u_cla16_pg_logic8_and0[0]), .b(u_cla16_pg_logic9_or0[0]), .out(u_cla16_and35));
or_gate or_gate_u_cla16_or17(.a(u_cla16_and34[0]), .b(u_cla16_and35[0]), .out(u_cla16_or17));
or_gate or_gate_u_cla16_or18(.a(u_cla16_pg_logic9_and0[0]), .b(u_cla16_or17[0]), .out(u_cla16_or18));
pg_logic pg_logic_u_cla16_pg_logic10_out(.a(a[10]), .b(b[10]), .pg_logic_or0(u_cla16_pg_logic10_or0), .pg_logic_and0(u_cla16_pg_logic10_and0), .pg_logic_xor0(u_cla16_pg_logic10_xor0));
xor_gate xor_gate_u_cla16_xor10(.a(u_cla16_pg_logic10_xor0[0]), .b(u_cla16_or18[0]), .out(u_cla16_xor10));
and_gate and_gate_u_cla16_and36(.a(u_cla16_or15[0]), .b(u_cla16_pg_logic9_or0[0]), .out(u_cla16_and36));
and_gate and_gate_u_cla16_and37(.a(u_cla16_pg_logic10_or0[0]), .b(u_cla16_pg_logic8_or0[0]), .out(u_cla16_and37));
and_gate and_gate_u_cla16_and38(.a(u_cla16_and36[0]), .b(u_cla16_and37[0]), .out(u_cla16_and38));
and_gate and_gate_u_cla16_and39(.a(u_cla16_pg_logic8_and0[0]), .b(u_cla16_pg_logic10_or0[0]), .out(u_cla16_and39));
and_gate and_gate_u_cla16_and40(.a(u_cla16_and39[0]), .b(u_cla16_pg_logic9_or0[0]), .out(u_cla16_and40));
and_gate and_gate_u_cla16_and41(.a(u_cla16_pg_logic9_and0[0]), .b(u_cla16_pg_logic10_or0[0]), .out(u_cla16_and41));
or_gate or_gate_u_cla16_or19(.a(u_cla16_and38[0]), .b(u_cla16_and40[0]), .out(u_cla16_or19));
or_gate or_gate_u_cla16_or20(.a(u_cla16_or19[0]), .b(u_cla16_and41[0]), .out(u_cla16_or20));
or_gate or_gate_u_cla16_or21(.a(u_cla16_pg_logic10_and0[0]), .b(u_cla16_or20[0]), .out(u_cla16_or21));
pg_logic pg_logic_u_cla16_pg_logic11_out(.a(a[11]), .b(b[11]), .pg_logic_or0(u_cla16_pg_logic11_or0), .pg_logic_and0(u_cla16_pg_logic11_and0), .pg_logic_xor0(u_cla16_pg_logic11_xor0));
xor_gate xor_gate_u_cla16_xor11(.a(u_cla16_pg_logic11_xor0[0]), .b(u_cla16_or21[0]), .out(u_cla16_xor11));
and_gate and_gate_u_cla16_and42(.a(u_cla16_or15[0]), .b(u_cla16_pg_logic10_or0[0]), .out(u_cla16_and42));
and_gate and_gate_u_cla16_and43(.a(u_cla16_pg_logic11_or0[0]), .b(u_cla16_pg_logic9_or0[0]), .out(u_cla16_and43));
and_gate and_gate_u_cla16_and44(.a(u_cla16_and42[0]), .b(u_cla16_and43[0]), .out(u_cla16_and44));
and_gate and_gate_u_cla16_and45(.a(u_cla16_and44[0]), .b(u_cla16_pg_logic8_or0[0]), .out(u_cla16_and45));
and_gate and_gate_u_cla16_and46(.a(u_cla16_pg_logic8_and0[0]), .b(u_cla16_pg_logic10_or0[0]), .out(u_cla16_and46));
and_gate and_gate_u_cla16_and47(.a(u_cla16_pg_logic11_or0[0]), .b(u_cla16_pg_logic9_or0[0]), .out(u_cla16_and47));
and_gate and_gate_u_cla16_and48(.a(u_cla16_and46[0]), .b(u_cla16_and47[0]), .out(u_cla16_and48));
and_gate and_gate_u_cla16_and49(.a(u_cla16_pg_logic9_and0[0]), .b(u_cla16_pg_logic11_or0[0]), .out(u_cla16_and49));
and_gate and_gate_u_cla16_and50(.a(u_cla16_and49[0]), .b(u_cla16_pg_logic10_or0[0]), .out(u_cla16_and50));
and_gate and_gate_u_cla16_and51(.a(u_cla16_pg_logic10_and0[0]), .b(u_cla16_pg_logic11_or0[0]), .out(u_cla16_and51));
or_gate or_gate_u_cla16_or22(.a(u_cla16_and45[0]), .b(u_cla16_and50[0]), .out(u_cla16_or22));
or_gate or_gate_u_cla16_or23(.a(u_cla16_and48[0]), .b(u_cla16_and51[0]), .out(u_cla16_or23));
or_gate or_gate_u_cla16_or24(.a(u_cla16_or22[0]), .b(u_cla16_or23[0]), .out(u_cla16_or24));
or_gate or_gate_u_cla16_or25(.a(u_cla16_pg_logic11_and0[0]), .b(u_cla16_or24[0]), .out(u_cla16_or25));
pg_logic pg_logic_u_cla16_pg_logic12_out(.a(a[12]), .b(b[12]), .pg_logic_or0(u_cla16_pg_logic12_or0), .pg_logic_and0(u_cla16_pg_logic12_and0), .pg_logic_xor0(u_cla16_pg_logic12_xor0));
xor_gate xor_gate_u_cla16_xor12(.a(u_cla16_pg_logic12_xor0[0]), .b(u_cla16_or25[0]), .out(u_cla16_xor12));
and_gate and_gate_u_cla16_and52(.a(u_cla16_or25[0]), .b(u_cla16_pg_logic12_or0[0]), .out(u_cla16_and52));
or_gate or_gate_u_cla16_or26(.a(u_cla16_pg_logic12_and0[0]), .b(u_cla16_and52[0]), .out(u_cla16_or26));
pg_logic pg_logic_u_cla16_pg_logic13_out(.a(a[13]), .b(b[13]), .pg_logic_or0(u_cla16_pg_logic13_or0), .pg_logic_and0(u_cla16_pg_logic13_and0), .pg_logic_xor0(u_cla16_pg_logic13_xor0));
xor_gate xor_gate_u_cla16_xor13(.a(u_cla16_pg_logic13_xor0[0]), .b(u_cla16_or26[0]), .out(u_cla16_xor13));
and_gate and_gate_u_cla16_and53(.a(u_cla16_or25[0]), .b(u_cla16_pg_logic13_or0[0]), .out(u_cla16_and53));
and_gate and_gate_u_cla16_and54(.a(u_cla16_and53[0]), .b(u_cla16_pg_logic12_or0[0]), .out(u_cla16_and54));
and_gate and_gate_u_cla16_and55(.a(u_cla16_pg_logic12_and0[0]), .b(u_cla16_pg_logic13_or0[0]), .out(u_cla16_and55));
or_gate or_gate_u_cla16_or27(.a(u_cla16_and54[0]), .b(u_cla16_and55[0]), .out(u_cla16_or27));
or_gate or_gate_u_cla16_or28(.a(u_cla16_pg_logic13_and0[0]), .b(u_cla16_or27[0]), .out(u_cla16_or28));
pg_logic pg_logic_u_cla16_pg_logic14_out(.a(a[14]), .b(b[14]), .pg_logic_or0(u_cla16_pg_logic14_or0), .pg_logic_and0(u_cla16_pg_logic14_and0), .pg_logic_xor0(u_cla16_pg_logic14_xor0));
xor_gate xor_gate_u_cla16_xor14(.a(u_cla16_pg_logic14_xor0[0]), .b(u_cla16_or28[0]), .out(u_cla16_xor14));
and_gate and_gate_u_cla16_and56(.a(u_cla16_or25[0]), .b(u_cla16_pg_logic13_or0[0]), .out(u_cla16_and56));
and_gate and_gate_u_cla16_and57(.a(u_cla16_pg_logic14_or0[0]), .b(u_cla16_pg_logic12_or0[0]), .out(u_cla16_and57));
and_gate and_gate_u_cla16_and58(.a(u_cla16_and56[0]), .b(u_cla16_and57[0]), .out(u_cla16_and58));
and_gate and_gate_u_cla16_and59(.a(u_cla16_pg_logic12_and0[0]), .b(u_cla16_pg_logic14_or0[0]), .out(u_cla16_and59));
and_gate and_gate_u_cla16_and60(.a(u_cla16_and59[0]), .b(u_cla16_pg_logic13_or0[0]), .out(u_cla16_and60));
and_gate and_gate_u_cla16_and61(.a(u_cla16_pg_logic13_and0[0]), .b(u_cla16_pg_logic14_or0[0]), .out(u_cla16_and61));
or_gate or_gate_u_cla16_or29(.a(u_cla16_and58[0]), .b(u_cla16_and60[0]), .out(u_cla16_or29));
or_gate or_gate_u_cla16_or30(.a(u_cla16_or29[0]), .b(u_cla16_and61[0]), .out(u_cla16_or30));
or_gate or_gate_u_cla16_or31(.a(u_cla16_pg_logic14_and0[0]), .b(u_cla16_or30[0]), .out(u_cla16_or31));
pg_logic pg_logic_u_cla16_pg_logic15_out(.a(a[15]), .b(b[15]), .pg_logic_or0(u_cla16_pg_logic15_or0), .pg_logic_and0(u_cla16_pg_logic15_and0), .pg_logic_xor0(u_cla16_pg_logic15_xor0));
xor_gate xor_gate_u_cla16_xor15(.a(u_cla16_pg_logic15_xor0[0]), .b(u_cla16_or31[0]), .out(u_cla16_xor15));
and_gate and_gate_u_cla16_and62(.a(u_cla16_or25[0]), .b(u_cla16_pg_logic14_or0[0]), .out(u_cla16_and62));
and_gate and_gate_u_cla16_and63(.a(u_cla16_pg_logic15_or0[0]), .b(u_cla16_pg_logic13_or0[0]), .out(u_cla16_and63));
and_gate and_gate_u_cla16_and64(.a(u_cla16_and62[0]), .b(u_cla16_and63[0]), .out(u_cla16_and64));
and_gate and_gate_u_cla16_and65(.a(u_cla16_and64[0]), .b(u_cla16_pg_logic12_or0[0]), .out(u_cla16_and65));
and_gate and_gate_u_cla16_and66(.a(u_cla16_pg_logic12_and0[0]), .b(u_cla16_pg_logic14_or0[0]), .out(u_cla16_and66));
and_gate and_gate_u_cla16_and67(.a(u_cla16_pg_logic15_or0[0]), .b(u_cla16_pg_logic13_or0[0]), .out(u_cla16_and67));
and_gate and_gate_u_cla16_and68(.a(u_cla16_and66[0]), .b(u_cla16_and67[0]), .out(u_cla16_and68));
and_gate and_gate_u_cla16_and69(.a(u_cla16_pg_logic13_and0[0]), .b(u_cla16_pg_logic15_or0[0]), .out(u_cla16_and69));
and_gate and_gate_u_cla16_and70(.a(u_cla16_and69[0]), .b(u_cla16_pg_logic14_or0[0]), .out(u_cla16_and70));
and_gate and_gate_u_cla16_and71(.a(u_cla16_pg_logic14_and0[0]), .b(u_cla16_pg_logic15_or0[0]), .out(u_cla16_and71));
or_gate or_gate_u_cla16_or32(.a(u_cla16_and65[0]), .b(u_cla16_and70[0]), .out(u_cla16_or32));
or_gate or_gate_u_cla16_or33(.a(u_cla16_and68[0]), .b(u_cla16_and71[0]), .out(u_cla16_or33));
or_gate or_gate_u_cla16_or34(.a(u_cla16_or32[0]), .b(u_cla16_or33[0]), .out(u_cla16_or34));
or_gate or_gate_u_cla16_or35(.a(u_cla16_pg_logic15_and0[0]), .b(u_cla16_or34[0]), .out(u_cla16_or35));
assign u_cla16_out[0] = u_cla16_pg_logic0_xor0[0];
assign u_cla16_out[1] = u_cla16_xor1[0];
assign u_cla16_out[2] = u_cla16_xor2[0];
assign u_cla16_out[3] = u_cla16_xor3[0];
assign u_cla16_out[4] = u_cla16_xor4[0];
assign u_cla16_out[5] = u_cla16_xor5[0];
assign u_cla16_out[6] = u_cla16_xor6[0];
assign u_cla16_out[7] = u_cla16_xor7[0];
assign u_cla16_out[8] = u_cla16_xor8[0];
assign u_cla16_out[9] = u_cla16_xor9[0];
assign u_cla16_out[10] = u_cla16_xor10[0];
assign u_cla16_out[11] = u_cla16_xor11[0];
assign u_cla16_out[12] = u_cla16_xor12[0];
assign u_cla16_out[13] = u_cla16_xor13[0];
assign u_cla16_out[14] = u_cla16_xor14[0];
assign u_cla16_out[15] = u_cla16_xor15[0];
assign u_cla16_out[16] = u_cla16_or35[0];
endmodule
module s_csamul_cla16(input [15:0] a, input [15:0] b, output [31:0] s_csamul_cla16_out);
wire [0:0] s_csamul_cla16_and0_0;
wire [0:0] s_csamul_cla16_and1_0;
wire [0:0] s_csamul_cla16_and2_0;
wire [0:0] s_csamul_cla16_and3_0;
wire [0:0] s_csamul_cla16_and4_0;
wire [0:0] s_csamul_cla16_and5_0;
wire [0:0] s_csamul_cla16_and6_0;
wire [0:0] s_csamul_cla16_and7_0;
wire [0:0] s_csamul_cla16_and8_0;
wire [0:0] s_csamul_cla16_and9_0;
wire [0:0] s_csamul_cla16_and10_0;
wire [0:0] s_csamul_cla16_and11_0;
wire [0:0] s_csamul_cla16_and12_0;
wire [0:0] s_csamul_cla16_and13_0;
wire [0:0] s_csamul_cla16_and14_0;
wire [0:0] s_csamul_cla16_nand15_0;
wire [0:0] s_csamul_cla16_and0_1;
wire [0:0] s_csamul_cla16_ha0_1_xor0;
wire [0:0] s_csamul_cla16_ha0_1_and0;
wire [0:0] s_csamul_cla16_and1_1;
wire [0:0] s_csamul_cla16_ha1_1_xor0;
wire [0:0] s_csamul_cla16_ha1_1_and0;
wire [0:0] s_csamul_cla16_and2_1;
wire [0:0] s_csamul_cla16_ha2_1_xor0;
wire [0:0] s_csamul_cla16_ha2_1_and0;
wire [0:0] s_csamul_cla16_and3_1;
wire [0:0] s_csamul_cla16_ha3_1_xor0;
wire [0:0] s_csamul_cla16_ha3_1_and0;
wire [0:0] s_csamul_cla16_and4_1;
wire [0:0] s_csamul_cla16_ha4_1_xor0;
wire [0:0] s_csamul_cla16_ha4_1_and0;
wire [0:0] s_csamul_cla16_and5_1;
wire [0:0] s_csamul_cla16_ha5_1_xor0;
wire [0:0] s_csamul_cla16_ha5_1_and0;
wire [0:0] s_csamul_cla16_and6_1;
wire [0:0] s_csamul_cla16_ha6_1_xor0;
wire [0:0] s_csamul_cla16_ha6_1_and0;
wire [0:0] s_csamul_cla16_and7_1;
wire [0:0] s_csamul_cla16_ha7_1_xor0;
wire [0:0] s_csamul_cla16_ha7_1_and0;
wire [0:0] s_csamul_cla16_and8_1;
wire [0:0] s_csamul_cla16_ha8_1_xor0;
wire [0:0] s_csamul_cla16_ha8_1_and0;
wire [0:0] s_csamul_cla16_and9_1;
wire [0:0] s_csamul_cla16_ha9_1_xor0;
wire [0:0] s_csamul_cla16_ha9_1_and0;
wire [0:0] s_csamul_cla16_and10_1;
wire [0:0] s_csamul_cla16_ha10_1_xor0;
wire [0:0] s_csamul_cla16_ha10_1_and0;
wire [0:0] s_csamul_cla16_and11_1;
wire [0:0] s_csamul_cla16_ha11_1_xor0;
wire [0:0] s_csamul_cla16_ha11_1_and0;
wire [0:0] s_csamul_cla16_and12_1;
wire [0:0] s_csamul_cla16_ha12_1_xor0;
wire [0:0] s_csamul_cla16_ha12_1_and0;
wire [0:0] s_csamul_cla16_and13_1;
wire [0:0] s_csamul_cla16_ha13_1_xor0;
wire [0:0] s_csamul_cla16_ha13_1_and0;
wire [0:0] s_csamul_cla16_and14_1;
wire [0:0] s_csamul_cla16_ha14_1_xor0;
wire [0:0] s_csamul_cla16_ha14_1_and0;
wire [0:0] s_csamul_cla16_nand15_1;
wire [0:0] s_csamul_cla16_ha15_1_xor0;
wire [0:0] s_csamul_cla16_and0_2;
wire [0:0] s_csamul_cla16_fa0_2_xor1;
wire [0:0] s_csamul_cla16_fa0_2_or0;
wire [0:0] s_csamul_cla16_and1_2;
wire [0:0] s_csamul_cla16_fa1_2_xor1;
wire [0:0] s_csamul_cla16_fa1_2_or0;
wire [0:0] s_csamul_cla16_and2_2;
wire [0:0] s_csamul_cla16_fa2_2_xor1;
wire [0:0] s_csamul_cla16_fa2_2_or0;
wire [0:0] s_csamul_cla16_and3_2;
wire [0:0] s_csamul_cla16_fa3_2_xor1;
wire [0:0] s_csamul_cla16_fa3_2_or0;
wire [0:0] s_csamul_cla16_and4_2;
wire [0:0] s_csamul_cla16_fa4_2_xor1;
wire [0:0] s_csamul_cla16_fa4_2_or0;
wire [0:0] s_csamul_cla16_and5_2;
wire [0:0] s_csamul_cla16_fa5_2_xor1;
wire [0:0] s_csamul_cla16_fa5_2_or0;
wire [0:0] s_csamul_cla16_and6_2;
wire [0:0] s_csamul_cla16_fa6_2_xor1;
wire [0:0] s_csamul_cla16_fa6_2_or0;
wire [0:0] s_csamul_cla16_and7_2;
wire [0:0] s_csamul_cla16_fa7_2_xor1;
wire [0:0] s_csamul_cla16_fa7_2_or0;
wire [0:0] s_csamul_cla16_and8_2;
wire [0:0] s_csamul_cla16_fa8_2_xor1;
wire [0:0] s_csamul_cla16_fa8_2_or0;
wire [0:0] s_csamul_cla16_and9_2;
wire [0:0] s_csamul_cla16_fa9_2_xor1;
wire [0:0] s_csamul_cla16_fa9_2_or0;
wire [0:0] s_csamul_cla16_and10_2;
wire [0:0] s_csamul_cla16_fa10_2_xor1;
wire [0:0] s_csamul_cla16_fa10_2_or0;
wire [0:0] s_csamul_cla16_and11_2;
wire [0:0] s_csamul_cla16_fa11_2_xor1;
wire [0:0] s_csamul_cla16_fa11_2_or0;
wire [0:0] s_csamul_cla16_and12_2;
wire [0:0] s_csamul_cla16_fa12_2_xor1;
wire [0:0] s_csamul_cla16_fa12_2_or0;
wire [0:0] s_csamul_cla16_and13_2;
wire [0:0] s_csamul_cla16_fa13_2_xor1;
wire [0:0] s_csamul_cla16_fa13_2_or0;
wire [0:0] s_csamul_cla16_and14_2;
wire [0:0] s_csamul_cla16_fa14_2_xor1;
wire [0:0] s_csamul_cla16_fa14_2_or0;
wire [0:0] s_csamul_cla16_nand15_2;
wire [0:0] s_csamul_cla16_ha15_2_xor0;
wire [0:0] s_csamul_cla16_ha15_2_and0;
wire [0:0] s_csamul_cla16_and0_3;
wire [0:0] s_csamul_cla16_fa0_3_xor1;
wire [0:0] s_csamul_cla16_fa0_3_or0;
wire [0:0] s_csamul_cla16_and1_3;
wire [0:0] s_csamul_cla16_fa1_3_xor1;
wire [0:0] s_csamul_cla16_fa1_3_or0;
wire [0:0] s_csamul_cla16_and2_3;
wire [0:0] s_csamul_cla16_fa2_3_xor1;
wire [0:0] s_csamul_cla16_fa2_3_or0;
wire [0:0] s_csamul_cla16_and3_3;
wire [0:0] s_csamul_cla16_fa3_3_xor1;
wire [0:0] s_csamul_cla16_fa3_3_or0;
wire [0:0] s_csamul_cla16_and4_3;
wire [0:0] s_csamul_cla16_fa4_3_xor1;
wire [0:0] s_csamul_cla16_fa4_3_or0;
wire [0:0] s_csamul_cla16_and5_3;
wire [0:0] s_csamul_cla16_fa5_3_xor1;
wire [0:0] s_csamul_cla16_fa5_3_or0;
wire [0:0] s_csamul_cla16_and6_3;
wire [0:0] s_csamul_cla16_fa6_3_xor1;
wire [0:0] s_csamul_cla16_fa6_3_or0;
wire [0:0] s_csamul_cla16_and7_3;
wire [0:0] s_csamul_cla16_fa7_3_xor1;
wire [0:0] s_csamul_cla16_fa7_3_or0;
wire [0:0] s_csamul_cla16_and8_3;
wire [0:0] s_csamul_cla16_fa8_3_xor1;
wire [0:0] s_csamul_cla16_fa8_3_or0;
wire [0:0] s_csamul_cla16_and9_3;
wire [0:0] s_csamul_cla16_fa9_3_xor1;
wire [0:0] s_csamul_cla16_fa9_3_or0;
wire [0:0] s_csamul_cla16_and10_3;
wire [0:0] s_csamul_cla16_fa10_3_xor1;
wire [0:0] s_csamul_cla16_fa10_3_or0;
wire [0:0] s_csamul_cla16_and11_3;
wire [0:0] s_csamul_cla16_fa11_3_xor1;
wire [0:0] s_csamul_cla16_fa11_3_or0;
wire [0:0] s_csamul_cla16_and12_3;
wire [0:0] s_csamul_cla16_fa12_3_xor1;
wire [0:0] s_csamul_cla16_fa12_3_or0;
wire [0:0] s_csamul_cla16_and13_3;
wire [0:0] s_csamul_cla16_fa13_3_xor1;
wire [0:0] s_csamul_cla16_fa13_3_or0;
wire [0:0] s_csamul_cla16_and14_3;
wire [0:0] s_csamul_cla16_fa14_3_xor1;
wire [0:0] s_csamul_cla16_fa14_3_or0;
wire [0:0] s_csamul_cla16_nand15_3;
wire [0:0] s_csamul_cla16_ha15_3_xor0;
wire [0:0] s_csamul_cla16_ha15_3_and0;
wire [0:0] s_csamul_cla16_and0_4;
wire [0:0] s_csamul_cla16_fa0_4_xor1;
wire [0:0] s_csamul_cla16_fa0_4_or0;
wire [0:0] s_csamul_cla16_and1_4;
wire [0:0] s_csamul_cla16_fa1_4_xor1;
wire [0:0] s_csamul_cla16_fa1_4_or0;
wire [0:0] s_csamul_cla16_and2_4;
wire [0:0] s_csamul_cla16_fa2_4_xor1;
wire [0:0] s_csamul_cla16_fa2_4_or0;
wire [0:0] s_csamul_cla16_and3_4;
wire [0:0] s_csamul_cla16_fa3_4_xor1;
wire [0:0] s_csamul_cla16_fa3_4_or0;
wire [0:0] s_csamul_cla16_and4_4;
wire [0:0] s_csamul_cla16_fa4_4_xor1;
wire [0:0] s_csamul_cla16_fa4_4_or0;
wire [0:0] s_csamul_cla16_and5_4;
wire [0:0] s_csamul_cla16_fa5_4_xor1;
wire [0:0] s_csamul_cla16_fa5_4_or0;
wire [0:0] s_csamul_cla16_and6_4;
wire [0:0] s_csamul_cla16_fa6_4_xor1;
wire [0:0] s_csamul_cla16_fa6_4_or0;
wire [0:0] s_csamul_cla16_and7_4;
wire [0:0] s_csamul_cla16_fa7_4_xor1;
wire [0:0] s_csamul_cla16_fa7_4_or0;
wire [0:0] s_csamul_cla16_and8_4;
wire [0:0] s_csamul_cla16_fa8_4_xor1;
wire [0:0] s_csamul_cla16_fa8_4_or0;
wire [0:0] s_csamul_cla16_and9_4;
wire [0:0] s_csamul_cla16_fa9_4_xor1;
wire [0:0] s_csamul_cla16_fa9_4_or0;
wire [0:0] s_csamul_cla16_and10_4;
wire [0:0] s_csamul_cla16_fa10_4_xor1;
wire [0:0] s_csamul_cla16_fa10_4_or0;
wire [0:0] s_csamul_cla16_and11_4;
wire [0:0] s_csamul_cla16_fa11_4_xor1;
wire [0:0] s_csamul_cla16_fa11_4_or0;
wire [0:0] s_csamul_cla16_and12_4;
wire [0:0] s_csamul_cla16_fa12_4_xor1;
wire [0:0] s_csamul_cla16_fa12_4_or0;
wire [0:0] s_csamul_cla16_and13_4;
wire [0:0] s_csamul_cla16_fa13_4_xor1;
wire [0:0] s_csamul_cla16_fa13_4_or0;
wire [0:0] s_csamul_cla16_and14_4;
wire [0:0] s_csamul_cla16_fa14_4_xor1;
wire [0:0] s_csamul_cla16_fa14_4_or0;
wire [0:0] s_csamul_cla16_nand15_4;
wire [0:0] s_csamul_cla16_ha15_4_xor0;
wire [0:0] s_csamul_cla16_ha15_4_and0;
wire [0:0] s_csamul_cla16_and0_5;
wire [0:0] s_csamul_cla16_fa0_5_xor1;
wire [0:0] s_csamul_cla16_fa0_5_or0;
wire [0:0] s_csamul_cla16_and1_5;
wire [0:0] s_csamul_cla16_fa1_5_xor1;
wire [0:0] s_csamul_cla16_fa1_5_or0;
wire [0:0] s_csamul_cla16_and2_5;
wire [0:0] s_csamul_cla16_fa2_5_xor1;
wire [0:0] s_csamul_cla16_fa2_5_or0;
wire [0:0] s_csamul_cla16_and3_5;
wire [0:0] s_csamul_cla16_fa3_5_xor1;
wire [0:0] s_csamul_cla16_fa3_5_or0;
wire [0:0] s_csamul_cla16_and4_5;
wire [0:0] s_csamul_cla16_fa4_5_xor1;
wire [0:0] s_csamul_cla16_fa4_5_or0;
wire [0:0] s_csamul_cla16_and5_5;
wire [0:0] s_csamul_cla16_fa5_5_xor1;
wire [0:0] s_csamul_cla16_fa5_5_or0;
wire [0:0] s_csamul_cla16_and6_5;
wire [0:0] s_csamul_cla16_fa6_5_xor1;
wire [0:0] s_csamul_cla16_fa6_5_or0;
wire [0:0] s_csamul_cla16_and7_5;
wire [0:0] s_csamul_cla16_fa7_5_xor1;
wire [0:0] s_csamul_cla16_fa7_5_or0;
wire [0:0] s_csamul_cla16_and8_5;
wire [0:0] s_csamul_cla16_fa8_5_xor1;
wire [0:0] s_csamul_cla16_fa8_5_or0;
wire [0:0] s_csamul_cla16_and9_5;
wire [0:0] s_csamul_cla16_fa9_5_xor1;
wire [0:0] s_csamul_cla16_fa9_5_or0;
wire [0:0] s_csamul_cla16_and10_5;
wire [0:0] s_csamul_cla16_fa10_5_xor1;
wire [0:0] s_csamul_cla16_fa10_5_or0;
wire [0:0] s_csamul_cla16_and11_5;
wire [0:0] s_csamul_cla16_fa11_5_xor1;
wire [0:0] s_csamul_cla16_fa11_5_or0;
wire [0:0] s_csamul_cla16_and12_5;
wire [0:0] s_csamul_cla16_fa12_5_xor1;
wire [0:0] s_csamul_cla16_fa12_5_or0;
wire [0:0] s_csamul_cla16_and13_5;
wire [0:0] s_csamul_cla16_fa13_5_xor1;
wire [0:0] s_csamul_cla16_fa13_5_or0;
wire [0:0] s_csamul_cla16_and14_5;
wire [0:0] s_csamul_cla16_fa14_5_xor1;
wire [0:0] s_csamul_cla16_fa14_5_or0;
wire [0:0] s_csamul_cla16_nand15_5;
wire [0:0] s_csamul_cla16_ha15_5_xor0;
wire [0:0] s_csamul_cla16_ha15_5_and0;
wire [0:0] s_csamul_cla16_and0_6;
wire [0:0] s_csamul_cla16_fa0_6_xor1;
wire [0:0] s_csamul_cla16_fa0_6_or0;
wire [0:0] s_csamul_cla16_and1_6;
wire [0:0] s_csamul_cla16_fa1_6_xor1;
wire [0:0] s_csamul_cla16_fa1_6_or0;
wire [0:0] s_csamul_cla16_and2_6;
wire [0:0] s_csamul_cla16_fa2_6_xor1;
wire [0:0] s_csamul_cla16_fa2_6_or0;
wire [0:0] s_csamul_cla16_and3_6;
wire [0:0] s_csamul_cla16_fa3_6_xor1;
wire [0:0] s_csamul_cla16_fa3_6_or0;
wire [0:0] s_csamul_cla16_and4_6;
wire [0:0] s_csamul_cla16_fa4_6_xor1;
wire [0:0] s_csamul_cla16_fa4_6_or0;
wire [0:0] s_csamul_cla16_and5_6;
wire [0:0] s_csamul_cla16_fa5_6_xor1;
wire [0:0] s_csamul_cla16_fa5_6_or0;
wire [0:0] s_csamul_cla16_and6_6;
wire [0:0] s_csamul_cla16_fa6_6_xor1;
wire [0:0] s_csamul_cla16_fa6_6_or0;
wire [0:0] s_csamul_cla16_and7_6;
wire [0:0] s_csamul_cla16_fa7_6_xor1;
wire [0:0] s_csamul_cla16_fa7_6_or0;
wire [0:0] s_csamul_cla16_and8_6;
wire [0:0] s_csamul_cla16_fa8_6_xor1;
wire [0:0] s_csamul_cla16_fa8_6_or0;
wire [0:0] s_csamul_cla16_and9_6;
wire [0:0] s_csamul_cla16_fa9_6_xor1;
wire [0:0] s_csamul_cla16_fa9_6_or0;
wire [0:0] s_csamul_cla16_and10_6;
wire [0:0] s_csamul_cla16_fa10_6_xor1;
wire [0:0] s_csamul_cla16_fa10_6_or0;
wire [0:0] s_csamul_cla16_and11_6;
wire [0:0] s_csamul_cla16_fa11_6_xor1;
wire [0:0] s_csamul_cla16_fa11_6_or0;
wire [0:0] s_csamul_cla16_and12_6;
wire [0:0] s_csamul_cla16_fa12_6_xor1;
wire [0:0] s_csamul_cla16_fa12_6_or0;
wire [0:0] s_csamul_cla16_and13_6;
wire [0:0] s_csamul_cla16_fa13_6_xor1;
wire [0:0] s_csamul_cla16_fa13_6_or0;
wire [0:0] s_csamul_cla16_and14_6;
wire [0:0] s_csamul_cla16_fa14_6_xor1;
wire [0:0] s_csamul_cla16_fa14_6_or0;
wire [0:0] s_csamul_cla16_nand15_6;
wire [0:0] s_csamul_cla16_ha15_6_xor0;
wire [0:0] s_csamul_cla16_ha15_6_and0;
wire [0:0] s_csamul_cla16_and0_7;
wire [0:0] s_csamul_cla16_fa0_7_xor1;
wire [0:0] s_csamul_cla16_fa0_7_or0;
wire [0:0] s_csamul_cla16_and1_7;
wire [0:0] s_csamul_cla16_fa1_7_xor1;
wire [0:0] s_csamul_cla16_fa1_7_or0;
wire [0:0] s_csamul_cla16_and2_7;
wire [0:0] s_csamul_cla16_fa2_7_xor1;
wire [0:0] s_csamul_cla16_fa2_7_or0;
wire [0:0] s_csamul_cla16_and3_7;
wire [0:0] s_csamul_cla16_fa3_7_xor1;
wire [0:0] s_csamul_cla16_fa3_7_or0;
wire [0:0] s_csamul_cla16_and4_7;
wire [0:0] s_csamul_cla16_fa4_7_xor1;
wire [0:0] s_csamul_cla16_fa4_7_or0;
wire [0:0] s_csamul_cla16_and5_7;
wire [0:0] s_csamul_cla16_fa5_7_xor1;
wire [0:0] s_csamul_cla16_fa5_7_or0;
wire [0:0] s_csamul_cla16_and6_7;
wire [0:0] s_csamul_cla16_fa6_7_xor1;
wire [0:0] s_csamul_cla16_fa6_7_or0;
wire [0:0] s_csamul_cla16_and7_7;
wire [0:0] s_csamul_cla16_fa7_7_xor1;
wire [0:0] s_csamul_cla16_fa7_7_or0;
wire [0:0] s_csamul_cla16_and8_7;
wire [0:0] s_csamul_cla16_fa8_7_xor1;
wire [0:0] s_csamul_cla16_fa8_7_or0;
wire [0:0] s_csamul_cla16_and9_7;
wire [0:0] s_csamul_cla16_fa9_7_xor1;
wire [0:0] s_csamul_cla16_fa9_7_or0;
wire [0:0] s_csamul_cla16_and10_7;
wire [0:0] s_csamul_cla16_fa10_7_xor1;
wire [0:0] s_csamul_cla16_fa10_7_or0;
wire [0:0] s_csamul_cla16_and11_7;
wire [0:0] s_csamul_cla16_fa11_7_xor1;
wire [0:0] s_csamul_cla16_fa11_7_or0;
wire [0:0] s_csamul_cla16_and12_7;
wire [0:0] s_csamul_cla16_fa12_7_xor1;
wire [0:0] s_csamul_cla16_fa12_7_or0;
wire [0:0] s_csamul_cla16_and13_7;
wire [0:0] s_csamul_cla16_fa13_7_xor1;
wire [0:0] s_csamul_cla16_fa13_7_or0;
wire [0:0] s_csamul_cla16_and14_7;
wire [0:0] s_csamul_cla16_fa14_7_xor1;
wire [0:0] s_csamul_cla16_fa14_7_or0;
wire [0:0] s_csamul_cla16_nand15_7;
wire [0:0] s_csamul_cla16_ha15_7_xor0;
wire [0:0] s_csamul_cla16_ha15_7_and0;
wire [0:0] s_csamul_cla16_and0_8;
wire [0:0] s_csamul_cla16_fa0_8_xor1;
wire [0:0] s_csamul_cla16_fa0_8_or0;
wire [0:0] s_csamul_cla16_and1_8;
wire [0:0] s_csamul_cla16_fa1_8_xor1;
wire [0:0] s_csamul_cla16_fa1_8_or0;
wire [0:0] s_csamul_cla16_and2_8;
wire [0:0] s_csamul_cla16_fa2_8_xor1;
wire [0:0] s_csamul_cla16_fa2_8_or0;
wire [0:0] s_csamul_cla16_and3_8;
wire [0:0] s_csamul_cla16_fa3_8_xor1;
wire [0:0] s_csamul_cla16_fa3_8_or0;
wire [0:0] s_csamul_cla16_and4_8;
wire [0:0] s_csamul_cla16_fa4_8_xor1;
wire [0:0] s_csamul_cla16_fa4_8_or0;
wire [0:0] s_csamul_cla16_and5_8;
wire [0:0] s_csamul_cla16_fa5_8_xor1;
wire [0:0] s_csamul_cla16_fa5_8_or0;
wire [0:0] s_csamul_cla16_and6_8;
wire [0:0] s_csamul_cla16_fa6_8_xor1;
wire [0:0] s_csamul_cla16_fa6_8_or0;
wire [0:0] s_csamul_cla16_and7_8;
wire [0:0] s_csamul_cla16_fa7_8_xor1;
wire [0:0] s_csamul_cla16_fa7_8_or0;
wire [0:0] s_csamul_cla16_and8_8;
wire [0:0] s_csamul_cla16_fa8_8_xor1;
wire [0:0] s_csamul_cla16_fa8_8_or0;
wire [0:0] s_csamul_cla16_and9_8;
wire [0:0] s_csamul_cla16_fa9_8_xor1;
wire [0:0] s_csamul_cla16_fa9_8_or0;
wire [0:0] s_csamul_cla16_and10_8;
wire [0:0] s_csamul_cla16_fa10_8_xor1;
wire [0:0] s_csamul_cla16_fa10_8_or0;
wire [0:0] s_csamul_cla16_and11_8;
wire [0:0] s_csamul_cla16_fa11_8_xor1;
wire [0:0] s_csamul_cla16_fa11_8_or0;
wire [0:0] s_csamul_cla16_and12_8;
wire [0:0] s_csamul_cla16_fa12_8_xor1;
wire [0:0] s_csamul_cla16_fa12_8_or0;
wire [0:0] s_csamul_cla16_and13_8;
wire [0:0] s_csamul_cla16_fa13_8_xor1;
wire [0:0] s_csamul_cla16_fa13_8_or0;
wire [0:0] s_csamul_cla16_and14_8;
wire [0:0] s_csamul_cla16_fa14_8_xor1;
wire [0:0] s_csamul_cla16_fa14_8_or0;
wire [0:0] s_csamul_cla16_nand15_8;
wire [0:0] s_csamul_cla16_ha15_8_xor0;
wire [0:0] s_csamul_cla16_ha15_8_and0;
wire [0:0] s_csamul_cla16_and0_9;
wire [0:0] s_csamul_cla16_fa0_9_xor1;
wire [0:0] s_csamul_cla16_fa0_9_or0;
wire [0:0] s_csamul_cla16_and1_9;
wire [0:0] s_csamul_cla16_fa1_9_xor1;
wire [0:0] s_csamul_cla16_fa1_9_or0;
wire [0:0] s_csamul_cla16_and2_9;
wire [0:0] s_csamul_cla16_fa2_9_xor1;
wire [0:0] s_csamul_cla16_fa2_9_or0;
wire [0:0] s_csamul_cla16_and3_9;
wire [0:0] s_csamul_cla16_fa3_9_xor1;
wire [0:0] s_csamul_cla16_fa3_9_or0;
wire [0:0] s_csamul_cla16_and4_9;
wire [0:0] s_csamul_cla16_fa4_9_xor1;
wire [0:0] s_csamul_cla16_fa4_9_or0;
wire [0:0] s_csamul_cla16_and5_9;
wire [0:0] s_csamul_cla16_fa5_9_xor1;
wire [0:0] s_csamul_cla16_fa5_9_or0;
wire [0:0] s_csamul_cla16_and6_9;
wire [0:0] s_csamul_cla16_fa6_9_xor1;
wire [0:0] s_csamul_cla16_fa6_9_or0;
wire [0:0] s_csamul_cla16_and7_9;
wire [0:0] s_csamul_cla16_fa7_9_xor1;
wire [0:0] s_csamul_cla16_fa7_9_or0;
wire [0:0] s_csamul_cla16_and8_9;
wire [0:0] s_csamul_cla16_fa8_9_xor1;
wire [0:0] s_csamul_cla16_fa8_9_or0;
wire [0:0] s_csamul_cla16_and9_9;
wire [0:0] s_csamul_cla16_fa9_9_xor1;
wire [0:0] s_csamul_cla16_fa9_9_or0;
wire [0:0] s_csamul_cla16_and10_9;
wire [0:0] s_csamul_cla16_fa10_9_xor1;
wire [0:0] s_csamul_cla16_fa10_9_or0;
wire [0:0] s_csamul_cla16_and11_9;
wire [0:0] s_csamul_cla16_fa11_9_xor1;
wire [0:0] s_csamul_cla16_fa11_9_or0;
wire [0:0] s_csamul_cla16_and12_9;
wire [0:0] s_csamul_cla16_fa12_9_xor1;
wire [0:0] s_csamul_cla16_fa12_9_or0;
wire [0:0] s_csamul_cla16_and13_9;
wire [0:0] s_csamul_cla16_fa13_9_xor1;
wire [0:0] s_csamul_cla16_fa13_9_or0;
wire [0:0] s_csamul_cla16_and14_9;
wire [0:0] s_csamul_cla16_fa14_9_xor1;
wire [0:0] s_csamul_cla16_fa14_9_or0;
wire [0:0] s_csamul_cla16_nand15_9;
wire [0:0] s_csamul_cla16_ha15_9_xor0;
wire [0:0] s_csamul_cla16_ha15_9_and0;
wire [0:0] s_csamul_cla16_and0_10;
wire [0:0] s_csamul_cla16_fa0_10_xor1;
wire [0:0] s_csamul_cla16_fa0_10_or0;
wire [0:0] s_csamul_cla16_and1_10;
wire [0:0] s_csamul_cla16_fa1_10_xor1;
wire [0:0] s_csamul_cla16_fa1_10_or0;
wire [0:0] s_csamul_cla16_and2_10;
wire [0:0] s_csamul_cla16_fa2_10_xor1;
wire [0:0] s_csamul_cla16_fa2_10_or0;
wire [0:0] s_csamul_cla16_and3_10;
wire [0:0] s_csamul_cla16_fa3_10_xor1;
wire [0:0] s_csamul_cla16_fa3_10_or0;
wire [0:0] s_csamul_cla16_and4_10;
wire [0:0] s_csamul_cla16_fa4_10_xor1;
wire [0:0] s_csamul_cla16_fa4_10_or0;
wire [0:0] s_csamul_cla16_and5_10;
wire [0:0] s_csamul_cla16_fa5_10_xor1;
wire [0:0] s_csamul_cla16_fa5_10_or0;
wire [0:0] s_csamul_cla16_and6_10;
wire [0:0] s_csamul_cla16_fa6_10_xor1;
wire [0:0] s_csamul_cla16_fa6_10_or0;
wire [0:0] s_csamul_cla16_and7_10;
wire [0:0] s_csamul_cla16_fa7_10_xor1;
wire [0:0] s_csamul_cla16_fa7_10_or0;
wire [0:0] s_csamul_cla16_and8_10;
wire [0:0] s_csamul_cla16_fa8_10_xor1;
wire [0:0] s_csamul_cla16_fa8_10_or0;
wire [0:0] s_csamul_cla16_and9_10;
wire [0:0] s_csamul_cla16_fa9_10_xor1;
wire [0:0] s_csamul_cla16_fa9_10_or0;
wire [0:0] s_csamul_cla16_and10_10;
wire [0:0] s_csamul_cla16_fa10_10_xor1;
wire [0:0] s_csamul_cla16_fa10_10_or0;
wire [0:0] s_csamul_cla16_and11_10;
wire [0:0] s_csamul_cla16_fa11_10_xor1;
wire [0:0] s_csamul_cla16_fa11_10_or0;
wire [0:0] s_csamul_cla16_and12_10;
wire [0:0] s_csamul_cla16_fa12_10_xor1;
wire [0:0] s_csamul_cla16_fa12_10_or0;
wire [0:0] s_csamul_cla16_and13_10;
wire [0:0] s_csamul_cla16_fa13_10_xor1;
wire [0:0] s_csamul_cla16_fa13_10_or0;
wire [0:0] s_csamul_cla16_and14_10;
wire [0:0] s_csamul_cla16_fa14_10_xor1;
wire [0:0] s_csamul_cla16_fa14_10_or0;
wire [0:0] s_csamul_cla16_nand15_10;
wire [0:0] s_csamul_cla16_ha15_10_xor0;
wire [0:0] s_csamul_cla16_ha15_10_and0;
wire [0:0] s_csamul_cla16_and0_11;
wire [0:0] s_csamul_cla16_fa0_11_xor1;
wire [0:0] s_csamul_cla16_fa0_11_or0;
wire [0:0] s_csamul_cla16_and1_11;
wire [0:0] s_csamul_cla16_fa1_11_xor1;
wire [0:0] s_csamul_cla16_fa1_11_or0;
wire [0:0] s_csamul_cla16_and2_11;
wire [0:0] s_csamul_cla16_fa2_11_xor1;
wire [0:0] s_csamul_cla16_fa2_11_or0;
wire [0:0] s_csamul_cla16_and3_11;
wire [0:0] s_csamul_cla16_fa3_11_xor1;
wire [0:0] s_csamul_cla16_fa3_11_or0;
wire [0:0] s_csamul_cla16_and4_11;
wire [0:0] s_csamul_cla16_fa4_11_xor1;
wire [0:0] s_csamul_cla16_fa4_11_or0;
wire [0:0] s_csamul_cla16_and5_11;
wire [0:0] s_csamul_cla16_fa5_11_xor1;
wire [0:0] s_csamul_cla16_fa5_11_or0;
wire [0:0] s_csamul_cla16_and6_11;
wire [0:0] s_csamul_cla16_fa6_11_xor1;
wire [0:0] s_csamul_cla16_fa6_11_or0;
wire [0:0] s_csamul_cla16_and7_11;
wire [0:0] s_csamul_cla16_fa7_11_xor1;
wire [0:0] s_csamul_cla16_fa7_11_or0;
wire [0:0] s_csamul_cla16_and8_11;
wire [0:0] s_csamul_cla16_fa8_11_xor1;
wire [0:0] s_csamul_cla16_fa8_11_or0;
wire [0:0] s_csamul_cla16_and9_11;
wire [0:0] s_csamul_cla16_fa9_11_xor1;
wire [0:0] s_csamul_cla16_fa9_11_or0;
wire [0:0] s_csamul_cla16_and10_11;
wire [0:0] s_csamul_cla16_fa10_11_xor1;
wire [0:0] s_csamul_cla16_fa10_11_or0;
wire [0:0] s_csamul_cla16_and11_11;
wire [0:0] s_csamul_cla16_fa11_11_xor1;
wire [0:0] s_csamul_cla16_fa11_11_or0;
wire [0:0] s_csamul_cla16_and12_11;
wire [0:0] s_csamul_cla16_fa12_11_xor1;
wire [0:0] s_csamul_cla16_fa12_11_or0;
wire [0:0] s_csamul_cla16_and13_11;
wire [0:0] s_csamul_cla16_fa13_11_xor1;
wire [0:0] s_csamul_cla16_fa13_11_or0;
wire [0:0] s_csamul_cla16_and14_11;
wire [0:0] s_csamul_cla16_fa14_11_xor1;
wire [0:0] s_csamul_cla16_fa14_11_or0;
wire [0:0] s_csamul_cla16_nand15_11;
wire [0:0] s_csamul_cla16_ha15_11_xor0;
wire [0:0] s_csamul_cla16_ha15_11_and0;
wire [0:0] s_csamul_cla16_and0_12;
wire [0:0] s_csamul_cla16_fa0_12_xor1;
wire [0:0] s_csamul_cla16_fa0_12_or0;
wire [0:0] s_csamul_cla16_and1_12;
wire [0:0] s_csamul_cla16_fa1_12_xor1;
wire [0:0] s_csamul_cla16_fa1_12_or0;
wire [0:0] s_csamul_cla16_and2_12;
wire [0:0] s_csamul_cla16_fa2_12_xor1;
wire [0:0] s_csamul_cla16_fa2_12_or0;
wire [0:0] s_csamul_cla16_and3_12;
wire [0:0] s_csamul_cla16_fa3_12_xor1;
wire [0:0] s_csamul_cla16_fa3_12_or0;
wire [0:0] s_csamul_cla16_and4_12;
wire [0:0] s_csamul_cla16_fa4_12_xor1;
wire [0:0] s_csamul_cla16_fa4_12_or0;
wire [0:0] s_csamul_cla16_and5_12;
wire [0:0] s_csamul_cla16_fa5_12_xor1;
wire [0:0] s_csamul_cla16_fa5_12_or0;
wire [0:0] s_csamul_cla16_and6_12;
wire [0:0] s_csamul_cla16_fa6_12_xor1;
wire [0:0] s_csamul_cla16_fa6_12_or0;
wire [0:0] s_csamul_cla16_and7_12;
wire [0:0] s_csamul_cla16_fa7_12_xor1;
wire [0:0] s_csamul_cla16_fa7_12_or0;
wire [0:0] s_csamul_cla16_and8_12;
wire [0:0] s_csamul_cla16_fa8_12_xor1;
wire [0:0] s_csamul_cla16_fa8_12_or0;
wire [0:0] s_csamul_cla16_and9_12;
wire [0:0] s_csamul_cla16_fa9_12_xor1;
wire [0:0] s_csamul_cla16_fa9_12_or0;
wire [0:0] s_csamul_cla16_and10_12;
wire [0:0] s_csamul_cla16_fa10_12_xor1;
wire [0:0] s_csamul_cla16_fa10_12_or0;
wire [0:0] s_csamul_cla16_and11_12;
wire [0:0] s_csamul_cla16_fa11_12_xor1;
wire [0:0] s_csamul_cla16_fa11_12_or0;
wire [0:0] s_csamul_cla16_and12_12;
wire [0:0] s_csamul_cla16_fa12_12_xor1;
wire [0:0] s_csamul_cla16_fa12_12_or0;
wire [0:0] s_csamul_cla16_and13_12;
wire [0:0] s_csamul_cla16_fa13_12_xor1;
wire [0:0] s_csamul_cla16_fa13_12_or0;
wire [0:0] s_csamul_cla16_and14_12;
wire [0:0] s_csamul_cla16_fa14_12_xor1;
wire [0:0] s_csamul_cla16_fa14_12_or0;
wire [0:0] s_csamul_cla16_nand15_12;
wire [0:0] s_csamul_cla16_ha15_12_xor0;
wire [0:0] s_csamul_cla16_ha15_12_and0;
wire [0:0] s_csamul_cla16_and0_13;
wire [0:0] s_csamul_cla16_fa0_13_xor1;
wire [0:0] s_csamul_cla16_fa0_13_or0;
wire [0:0] s_csamul_cla16_and1_13;
wire [0:0] s_csamul_cla16_fa1_13_xor1;
wire [0:0] s_csamul_cla16_fa1_13_or0;
wire [0:0] s_csamul_cla16_and2_13;
wire [0:0] s_csamul_cla16_fa2_13_xor1;
wire [0:0] s_csamul_cla16_fa2_13_or0;
wire [0:0] s_csamul_cla16_and3_13;
wire [0:0] s_csamul_cla16_fa3_13_xor1;
wire [0:0] s_csamul_cla16_fa3_13_or0;
wire [0:0] s_csamul_cla16_and4_13;
wire [0:0] s_csamul_cla16_fa4_13_xor1;
wire [0:0] s_csamul_cla16_fa4_13_or0;
wire [0:0] s_csamul_cla16_and5_13;
wire [0:0] s_csamul_cla16_fa5_13_xor1;
wire [0:0] s_csamul_cla16_fa5_13_or0;
wire [0:0] s_csamul_cla16_and6_13;
wire [0:0] s_csamul_cla16_fa6_13_xor1;
wire [0:0] s_csamul_cla16_fa6_13_or0;
wire [0:0] s_csamul_cla16_and7_13;
wire [0:0] s_csamul_cla16_fa7_13_xor1;
wire [0:0] s_csamul_cla16_fa7_13_or0;
wire [0:0] s_csamul_cla16_and8_13;
wire [0:0] s_csamul_cla16_fa8_13_xor1;
wire [0:0] s_csamul_cla16_fa8_13_or0;
wire [0:0] s_csamul_cla16_and9_13;
wire [0:0] s_csamul_cla16_fa9_13_xor1;
wire [0:0] s_csamul_cla16_fa9_13_or0;
wire [0:0] s_csamul_cla16_and10_13;
wire [0:0] s_csamul_cla16_fa10_13_xor1;
wire [0:0] s_csamul_cla16_fa10_13_or0;
wire [0:0] s_csamul_cla16_and11_13;
wire [0:0] s_csamul_cla16_fa11_13_xor1;
wire [0:0] s_csamul_cla16_fa11_13_or0;
wire [0:0] s_csamul_cla16_and12_13;
wire [0:0] s_csamul_cla16_fa12_13_xor1;
wire [0:0] s_csamul_cla16_fa12_13_or0;
wire [0:0] s_csamul_cla16_and13_13;
wire [0:0] s_csamul_cla16_fa13_13_xor1;
wire [0:0] s_csamul_cla16_fa13_13_or0;
wire [0:0] s_csamul_cla16_and14_13;
wire [0:0] s_csamul_cla16_fa14_13_xor1;
wire [0:0] s_csamul_cla16_fa14_13_or0;
wire [0:0] s_csamul_cla16_nand15_13;
wire [0:0] s_csamul_cla16_ha15_13_xor0;
wire [0:0] s_csamul_cla16_ha15_13_and0;
wire [0:0] s_csamul_cla16_and0_14;
wire [0:0] s_csamul_cla16_fa0_14_xor1;
wire [0:0] s_csamul_cla16_fa0_14_or0;
wire [0:0] s_csamul_cla16_and1_14;
wire [0:0] s_csamul_cla16_fa1_14_xor1;
wire [0:0] s_csamul_cla16_fa1_14_or0;
wire [0:0] s_csamul_cla16_and2_14;
wire [0:0] s_csamul_cla16_fa2_14_xor1;
wire [0:0] s_csamul_cla16_fa2_14_or0;
wire [0:0] s_csamul_cla16_and3_14;
wire [0:0] s_csamul_cla16_fa3_14_xor1;
wire [0:0] s_csamul_cla16_fa3_14_or0;
wire [0:0] s_csamul_cla16_and4_14;
wire [0:0] s_csamul_cla16_fa4_14_xor1;
wire [0:0] s_csamul_cla16_fa4_14_or0;
wire [0:0] s_csamul_cla16_and5_14;
wire [0:0] s_csamul_cla16_fa5_14_xor1;
wire [0:0] s_csamul_cla16_fa5_14_or0;
wire [0:0] s_csamul_cla16_and6_14;
wire [0:0] s_csamul_cla16_fa6_14_xor1;
wire [0:0] s_csamul_cla16_fa6_14_or0;
wire [0:0] s_csamul_cla16_and7_14;
wire [0:0] s_csamul_cla16_fa7_14_xor1;
wire [0:0] s_csamul_cla16_fa7_14_or0;
wire [0:0] s_csamul_cla16_and8_14;
wire [0:0] s_csamul_cla16_fa8_14_xor1;
wire [0:0] s_csamul_cla16_fa8_14_or0;
wire [0:0] s_csamul_cla16_and9_14;
wire [0:0] s_csamul_cla16_fa9_14_xor1;
wire [0:0] s_csamul_cla16_fa9_14_or0;
wire [0:0] s_csamul_cla16_and10_14;
wire [0:0] s_csamul_cla16_fa10_14_xor1;
wire [0:0] s_csamul_cla16_fa10_14_or0;
wire [0:0] s_csamul_cla16_and11_14;
wire [0:0] s_csamul_cla16_fa11_14_xor1;
wire [0:0] s_csamul_cla16_fa11_14_or0;
wire [0:0] s_csamul_cla16_and12_14;
wire [0:0] s_csamul_cla16_fa12_14_xor1;
wire [0:0] s_csamul_cla16_fa12_14_or0;
wire [0:0] s_csamul_cla16_and13_14;
wire [0:0] s_csamul_cla16_fa13_14_xor1;
wire [0:0] s_csamul_cla16_fa13_14_or0;
wire [0:0] s_csamul_cla16_and14_14;
wire [0:0] s_csamul_cla16_fa14_14_xor1;
wire [0:0] s_csamul_cla16_fa14_14_or0;
wire [0:0] s_csamul_cla16_nand15_14;
wire [0:0] s_csamul_cla16_ha15_14_xor0;
wire [0:0] s_csamul_cla16_ha15_14_and0;
wire [0:0] s_csamul_cla16_nand0_15;
wire [0:0] s_csamul_cla16_fa0_15_xor1;
wire [0:0] s_csamul_cla16_fa0_15_or0;
wire [0:0] s_csamul_cla16_nand1_15;
wire [0:0] s_csamul_cla16_fa1_15_xor1;
wire [0:0] s_csamul_cla16_fa1_15_or0;
wire [0:0] s_csamul_cla16_nand2_15;
wire [0:0] s_csamul_cla16_fa2_15_xor1;
wire [0:0] s_csamul_cla16_fa2_15_or0;
wire [0:0] s_csamul_cla16_nand3_15;
wire [0:0] s_csamul_cla16_fa3_15_xor1;
wire [0:0] s_csamul_cla16_fa3_15_or0;
wire [0:0] s_csamul_cla16_nand4_15;
wire [0:0] s_csamul_cla16_fa4_15_xor1;
wire [0:0] s_csamul_cla16_fa4_15_or0;
wire [0:0] s_csamul_cla16_nand5_15;
wire [0:0] s_csamul_cla16_fa5_15_xor1;
wire [0:0] s_csamul_cla16_fa5_15_or0;
wire [0:0] s_csamul_cla16_nand6_15;
wire [0:0] s_csamul_cla16_fa6_15_xor1;
wire [0:0] s_csamul_cla16_fa6_15_or0;
wire [0:0] s_csamul_cla16_nand7_15;
wire [0:0] s_csamul_cla16_fa7_15_xor1;
wire [0:0] s_csamul_cla16_fa7_15_or0;
wire [0:0] s_csamul_cla16_nand8_15;
wire [0:0] s_csamul_cla16_fa8_15_xor1;
wire [0:0] s_csamul_cla16_fa8_15_or0;
wire [0:0] s_csamul_cla16_nand9_15;
wire [0:0] s_csamul_cla16_fa9_15_xor1;
wire [0:0] s_csamul_cla16_fa9_15_or0;
wire [0:0] s_csamul_cla16_nand10_15;
wire [0:0] s_csamul_cla16_fa10_15_xor1;
wire [0:0] s_csamul_cla16_fa10_15_or0;
wire [0:0] s_csamul_cla16_nand11_15;
wire [0:0] s_csamul_cla16_fa11_15_xor1;
wire [0:0] s_csamul_cla16_fa11_15_or0;
wire [0:0] s_csamul_cla16_nand12_15;
wire [0:0] s_csamul_cla16_fa12_15_xor1;
wire [0:0] s_csamul_cla16_fa12_15_or0;
wire [0:0] s_csamul_cla16_nand13_15;
wire [0:0] s_csamul_cla16_fa13_15_xor1;
wire [0:0] s_csamul_cla16_fa13_15_or0;
wire [0:0] s_csamul_cla16_nand14_15;
wire [0:0] s_csamul_cla16_fa14_15_xor1;
wire [0:0] s_csamul_cla16_fa14_15_or0;
wire [0:0] s_csamul_cla16_and15_15;
wire [0:0] s_csamul_cla16_ha15_15_xor0;
wire [0:0] s_csamul_cla16_ha15_15_and0;
wire [15:0] s_csamul_cla16_u_cla16_a;
wire [15:0] s_csamul_cla16_u_cla16_b;
wire [16:0] s_csamul_cla16_u_cla16_out;
and_gate and_gate_s_csamul_cla16_and0_0(.a(a[0]), .b(b[0]), .out(s_csamul_cla16_and0_0));
and_gate and_gate_s_csamul_cla16_and1_0(.a(a[1]), .b(b[0]), .out(s_csamul_cla16_and1_0));
and_gate and_gate_s_csamul_cla16_and2_0(.a(a[2]), .b(b[0]), .out(s_csamul_cla16_and2_0));
and_gate and_gate_s_csamul_cla16_and3_0(.a(a[3]), .b(b[0]), .out(s_csamul_cla16_and3_0));
and_gate and_gate_s_csamul_cla16_and4_0(.a(a[4]), .b(b[0]), .out(s_csamul_cla16_and4_0));
and_gate and_gate_s_csamul_cla16_and5_0(.a(a[5]), .b(b[0]), .out(s_csamul_cla16_and5_0));
and_gate and_gate_s_csamul_cla16_and6_0(.a(a[6]), .b(b[0]), .out(s_csamul_cla16_and6_0));
and_gate and_gate_s_csamul_cla16_and7_0(.a(a[7]), .b(b[0]), .out(s_csamul_cla16_and7_0));
and_gate and_gate_s_csamul_cla16_and8_0(.a(a[8]), .b(b[0]), .out(s_csamul_cla16_and8_0));
and_gate and_gate_s_csamul_cla16_and9_0(.a(a[9]), .b(b[0]), .out(s_csamul_cla16_and9_0));
and_gate and_gate_s_csamul_cla16_and10_0(.a(a[10]), .b(b[0]), .out(s_csamul_cla16_and10_0));
and_gate and_gate_s_csamul_cla16_and11_0(.a(a[11]), .b(b[0]), .out(s_csamul_cla16_and11_0));
and_gate and_gate_s_csamul_cla16_and12_0(.a(a[12]), .b(b[0]), .out(s_csamul_cla16_and12_0));
and_gate and_gate_s_csamul_cla16_and13_0(.a(a[13]), .b(b[0]), .out(s_csamul_cla16_and13_0));
and_gate and_gate_s_csamul_cla16_and14_0(.a(a[14]), .b(b[0]), .out(s_csamul_cla16_and14_0));
nand_gate nand_gate_s_csamul_cla16_nand15_0(.a(a[15]), .b(b[0]), .out(s_csamul_cla16_nand15_0));
and_gate and_gate_s_csamul_cla16_and0_1(.a(a[0]), .b(b[1]), .out(s_csamul_cla16_and0_1));
ha ha_s_csamul_cla16_ha0_1_out(.a(s_csamul_cla16_and0_1[0]), .b(s_csamul_cla16_and1_0[0]), .ha_xor0(s_csamul_cla16_ha0_1_xor0), .ha_and0(s_csamul_cla16_ha0_1_and0));
and_gate and_gate_s_csamul_cla16_and1_1(.a(a[1]), .b(b[1]), .out(s_csamul_cla16_and1_1));
ha ha_s_csamul_cla16_ha1_1_out(.a(s_csamul_cla16_and1_1[0]), .b(s_csamul_cla16_and2_0[0]), .ha_xor0(s_csamul_cla16_ha1_1_xor0), .ha_and0(s_csamul_cla16_ha1_1_and0));
and_gate and_gate_s_csamul_cla16_and2_1(.a(a[2]), .b(b[1]), .out(s_csamul_cla16_and2_1));
ha ha_s_csamul_cla16_ha2_1_out(.a(s_csamul_cla16_and2_1[0]), .b(s_csamul_cla16_and3_0[0]), .ha_xor0(s_csamul_cla16_ha2_1_xor0), .ha_and0(s_csamul_cla16_ha2_1_and0));
and_gate and_gate_s_csamul_cla16_and3_1(.a(a[3]), .b(b[1]), .out(s_csamul_cla16_and3_1));
ha ha_s_csamul_cla16_ha3_1_out(.a(s_csamul_cla16_and3_1[0]), .b(s_csamul_cla16_and4_0[0]), .ha_xor0(s_csamul_cla16_ha3_1_xor0), .ha_and0(s_csamul_cla16_ha3_1_and0));
and_gate and_gate_s_csamul_cla16_and4_1(.a(a[4]), .b(b[1]), .out(s_csamul_cla16_and4_1));
ha ha_s_csamul_cla16_ha4_1_out(.a(s_csamul_cla16_and4_1[0]), .b(s_csamul_cla16_and5_0[0]), .ha_xor0(s_csamul_cla16_ha4_1_xor0), .ha_and0(s_csamul_cla16_ha4_1_and0));
and_gate and_gate_s_csamul_cla16_and5_1(.a(a[5]), .b(b[1]), .out(s_csamul_cla16_and5_1));
ha ha_s_csamul_cla16_ha5_1_out(.a(s_csamul_cla16_and5_1[0]), .b(s_csamul_cla16_and6_0[0]), .ha_xor0(s_csamul_cla16_ha5_1_xor0), .ha_and0(s_csamul_cla16_ha5_1_and0));
and_gate and_gate_s_csamul_cla16_and6_1(.a(a[6]), .b(b[1]), .out(s_csamul_cla16_and6_1));
ha ha_s_csamul_cla16_ha6_1_out(.a(s_csamul_cla16_and6_1[0]), .b(s_csamul_cla16_and7_0[0]), .ha_xor0(s_csamul_cla16_ha6_1_xor0), .ha_and0(s_csamul_cla16_ha6_1_and0));
and_gate and_gate_s_csamul_cla16_and7_1(.a(a[7]), .b(b[1]), .out(s_csamul_cla16_and7_1));
ha ha_s_csamul_cla16_ha7_1_out(.a(s_csamul_cla16_and7_1[0]), .b(s_csamul_cla16_and8_0[0]), .ha_xor0(s_csamul_cla16_ha7_1_xor0), .ha_and0(s_csamul_cla16_ha7_1_and0));
and_gate and_gate_s_csamul_cla16_and8_1(.a(a[8]), .b(b[1]), .out(s_csamul_cla16_and8_1));
ha ha_s_csamul_cla16_ha8_1_out(.a(s_csamul_cla16_and8_1[0]), .b(s_csamul_cla16_and9_0[0]), .ha_xor0(s_csamul_cla16_ha8_1_xor0), .ha_and0(s_csamul_cla16_ha8_1_and0));
and_gate and_gate_s_csamul_cla16_and9_1(.a(a[9]), .b(b[1]), .out(s_csamul_cla16_and9_1));
ha ha_s_csamul_cla16_ha9_1_out(.a(s_csamul_cla16_and9_1[0]), .b(s_csamul_cla16_and10_0[0]), .ha_xor0(s_csamul_cla16_ha9_1_xor0), .ha_and0(s_csamul_cla16_ha9_1_and0));
and_gate and_gate_s_csamul_cla16_and10_1(.a(a[10]), .b(b[1]), .out(s_csamul_cla16_and10_1));
ha ha_s_csamul_cla16_ha10_1_out(.a(s_csamul_cla16_and10_1[0]), .b(s_csamul_cla16_and11_0[0]), .ha_xor0(s_csamul_cla16_ha10_1_xor0), .ha_and0(s_csamul_cla16_ha10_1_and0));
and_gate and_gate_s_csamul_cla16_and11_1(.a(a[11]), .b(b[1]), .out(s_csamul_cla16_and11_1));
ha ha_s_csamul_cla16_ha11_1_out(.a(s_csamul_cla16_and11_1[0]), .b(s_csamul_cla16_and12_0[0]), .ha_xor0(s_csamul_cla16_ha11_1_xor0), .ha_and0(s_csamul_cla16_ha11_1_and0));
and_gate and_gate_s_csamul_cla16_and12_1(.a(a[12]), .b(b[1]), .out(s_csamul_cla16_and12_1));
ha ha_s_csamul_cla16_ha12_1_out(.a(s_csamul_cla16_and12_1[0]), .b(s_csamul_cla16_and13_0[0]), .ha_xor0(s_csamul_cla16_ha12_1_xor0), .ha_and0(s_csamul_cla16_ha12_1_and0));
and_gate and_gate_s_csamul_cla16_and13_1(.a(a[13]), .b(b[1]), .out(s_csamul_cla16_and13_1));
ha ha_s_csamul_cla16_ha13_1_out(.a(s_csamul_cla16_and13_1[0]), .b(s_csamul_cla16_and14_0[0]), .ha_xor0(s_csamul_cla16_ha13_1_xor0), .ha_and0(s_csamul_cla16_ha13_1_and0));
and_gate and_gate_s_csamul_cla16_and14_1(.a(a[14]), .b(b[1]), .out(s_csamul_cla16_and14_1));
ha ha_s_csamul_cla16_ha14_1_out(.a(s_csamul_cla16_and14_1[0]), .b(s_csamul_cla16_nand15_0[0]), .ha_xor0(s_csamul_cla16_ha14_1_xor0), .ha_and0(s_csamul_cla16_ha14_1_and0));
nand_gate nand_gate_s_csamul_cla16_nand15_1(.a(a[15]), .b(b[1]), .out(s_csamul_cla16_nand15_1));
ha ha_s_csamul_cla16_ha15_1_out(.a(s_csamul_cla16_nand15_1[0]), .b(1'b1), .ha_xor0(s_csamul_cla16_ha15_1_xor0), .ha_and0(s_csamul_cla16_nand15_1));
and_gate and_gate_s_csamul_cla16_and0_2(.a(a[0]), .b(b[2]), .out(s_csamul_cla16_and0_2));
fa fa_s_csamul_cla16_fa0_2_out(.a(s_csamul_cla16_and0_2[0]), .b(s_csamul_cla16_ha1_1_xor0[0]), .cin(s_csamul_cla16_ha0_1_and0[0]), .fa_xor1(s_csamul_cla16_fa0_2_xor1), .fa_or0(s_csamul_cla16_fa0_2_or0));
and_gate and_gate_s_csamul_cla16_and1_2(.a(a[1]), .b(b[2]), .out(s_csamul_cla16_and1_2));
fa fa_s_csamul_cla16_fa1_2_out(.a(s_csamul_cla16_and1_2[0]), .b(s_csamul_cla16_ha2_1_xor0[0]), .cin(s_csamul_cla16_ha1_1_and0[0]), .fa_xor1(s_csamul_cla16_fa1_2_xor1), .fa_or0(s_csamul_cla16_fa1_2_or0));
and_gate and_gate_s_csamul_cla16_and2_2(.a(a[2]), .b(b[2]), .out(s_csamul_cla16_and2_2));
fa fa_s_csamul_cla16_fa2_2_out(.a(s_csamul_cla16_and2_2[0]), .b(s_csamul_cla16_ha3_1_xor0[0]), .cin(s_csamul_cla16_ha2_1_and0[0]), .fa_xor1(s_csamul_cla16_fa2_2_xor1), .fa_or0(s_csamul_cla16_fa2_2_or0));
and_gate and_gate_s_csamul_cla16_and3_2(.a(a[3]), .b(b[2]), .out(s_csamul_cla16_and3_2));
fa fa_s_csamul_cla16_fa3_2_out(.a(s_csamul_cla16_and3_2[0]), .b(s_csamul_cla16_ha4_1_xor0[0]), .cin(s_csamul_cla16_ha3_1_and0[0]), .fa_xor1(s_csamul_cla16_fa3_2_xor1), .fa_or0(s_csamul_cla16_fa3_2_or0));
and_gate and_gate_s_csamul_cla16_and4_2(.a(a[4]), .b(b[2]), .out(s_csamul_cla16_and4_2));
fa fa_s_csamul_cla16_fa4_2_out(.a(s_csamul_cla16_and4_2[0]), .b(s_csamul_cla16_ha5_1_xor0[0]), .cin(s_csamul_cla16_ha4_1_and0[0]), .fa_xor1(s_csamul_cla16_fa4_2_xor1), .fa_or0(s_csamul_cla16_fa4_2_or0));
and_gate and_gate_s_csamul_cla16_and5_2(.a(a[5]), .b(b[2]), .out(s_csamul_cla16_and5_2));
fa fa_s_csamul_cla16_fa5_2_out(.a(s_csamul_cla16_and5_2[0]), .b(s_csamul_cla16_ha6_1_xor0[0]), .cin(s_csamul_cla16_ha5_1_and0[0]), .fa_xor1(s_csamul_cla16_fa5_2_xor1), .fa_or0(s_csamul_cla16_fa5_2_or0));
and_gate and_gate_s_csamul_cla16_and6_2(.a(a[6]), .b(b[2]), .out(s_csamul_cla16_and6_2));
fa fa_s_csamul_cla16_fa6_2_out(.a(s_csamul_cla16_and6_2[0]), .b(s_csamul_cla16_ha7_1_xor0[0]), .cin(s_csamul_cla16_ha6_1_and0[0]), .fa_xor1(s_csamul_cla16_fa6_2_xor1), .fa_or0(s_csamul_cla16_fa6_2_or0));
and_gate and_gate_s_csamul_cla16_and7_2(.a(a[7]), .b(b[2]), .out(s_csamul_cla16_and7_2));
fa fa_s_csamul_cla16_fa7_2_out(.a(s_csamul_cla16_and7_2[0]), .b(s_csamul_cla16_ha8_1_xor0[0]), .cin(s_csamul_cla16_ha7_1_and0[0]), .fa_xor1(s_csamul_cla16_fa7_2_xor1), .fa_or0(s_csamul_cla16_fa7_2_or0));
and_gate and_gate_s_csamul_cla16_and8_2(.a(a[8]), .b(b[2]), .out(s_csamul_cla16_and8_2));
fa fa_s_csamul_cla16_fa8_2_out(.a(s_csamul_cla16_and8_2[0]), .b(s_csamul_cla16_ha9_1_xor0[0]), .cin(s_csamul_cla16_ha8_1_and0[0]), .fa_xor1(s_csamul_cla16_fa8_2_xor1), .fa_or0(s_csamul_cla16_fa8_2_or0));
and_gate and_gate_s_csamul_cla16_and9_2(.a(a[9]), .b(b[2]), .out(s_csamul_cla16_and9_2));
fa fa_s_csamul_cla16_fa9_2_out(.a(s_csamul_cla16_and9_2[0]), .b(s_csamul_cla16_ha10_1_xor0[0]), .cin(s_csamul_cla16_ha9_1_and0[0]), .fa_xor1(s_csamul_cla16_fa9_2_xor1), .fa_or0(s_csamul_cla16_fa9_2_or0));
and_gate and_gate_s_csamul_cla16_and10_2(.a(a[10]), .b(b[2]), .out(s_csamul_cla16_and10_2));
fa fa_s_csamul_cla16_fa10_2_out(.a(s_csamul_cla16_and10_2[0]), .b(s_csamul_cla16_ha11_1_xor0[0]), .cin(s_csamul_cla16_ha10_1_and0[0]), .fa_xor1(s_csamul_cla16_fa10_2_xor1), .fa_or0(s_csamul_cla16_fa10_2_or0));
and_gate and_gate_s_csamul_cla16_and11_2(.a(a[11]), .b(b[2]), .out(s_csamul_cla16_and11_2));
fa fa_s_csamul_cla16_fa11_2_out(.a(s_csamul_cla16_and11_2[0]), .b(s_csamul_cla16_ha12_1_xor0[0]), .cin(s_csamul_cla16_ha11_1_and0[0]), .fa_xor1(s_csamul_cla16_fa11_2_xor1), .fa_or0(s_csamul_cla16_fa11_2_or0));
and_gate and_gate_s_csamul_cla16_and12_2(.a(a[12]), .b(b[2]), .out(s_csamul_cla16_and12_2));
fa fa_s_csamul_cla16_fa12_2_out(.a(s_csamul_cla16_and12_2[0]), .b(s_csamul_cla16_ha13_1_xor0[0]), .cin(s_csamul_cla16_ha12_1_and0[0]), .fa_xor1(s_csamul_cla16_fa12_2_xor1), .fa_or0(s_csamul_cla16_fa12_2_or0));
and_gate and_gate_s_csamul_cla16_and13_2(.a(a[13]), .b(b[2]), .out(s_csamul_cla16_and13_2));
fa fa_s_csamul_cla16_fa13_2_out(.a(s_csamul_cla16_and13_2[0]), .b(s_csamul_cla16_ha14_1_xor0[0]), .cin(s_csamul_cla16_ha13_1_and0[0]), .fa_xor1(s_csamul_cla16_fa13_2_xor1), .fa_or0(s_csamul_cla16_fa13_2_or0));
and_gate and_gate_s_csamul_cla16_and14_2(.a(a[14]), .b(b[2]), .out(s_csamul_cla16_and14_2));
fa fa_s_csamul_cla16_fa14_2_out(.a(s_csamul_cla16_and14_2[0]), .b(s_csamul_cla16_ha15_1_xor0[0]), .cin(s_csamul_cla16_ha14_1_and0[0]), .fa_xor1(s_csamul_cla16_fa14_2_xor1), .fa_or0(s_csamul_cla16_fa14_2_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_2(.a(a[15]), .b(b[2]), .out(s_csamul_cla16_nand15_2));
ha ha_s_csamul_cla16_ha15_2_out(.a(s_csamul_cla16_nand15_2[0]), .b(s_csamul_cla16_nand15_1[0]), .ha_xor0(s_csamul_cla16_ha15_2_xor0), .ha_and0(s_csamul_cla16_ha15_2_and0));
and_gate and_gate_s_csamul_cla16_and0_3(.a(a[0]), .b(b[3]), .out(s_csamul_cla16_and0_3));
fa fa_s_csamul_cla16_fa0_3_out(.a(s_csamul_cla16_and0_3[0]), .b(s_csamul_cla16_fa1_2_xor1[0]), .cin(s_csamul_cla16_fa0_2_or0[0]), .fa_xor1(s_csamul_cla16_fa0_3_xor1), .fa_or0(s_csamul_cla16_fa0_3_or0));
and_gate and_gate_s_csamul_cla16_and1_3(.a(a[1]), .b(b[3]), .out(s_csamul_cla16_and1_3));
fa fa_s_csamul_cla16_fa1_3_out(.a(s_csamul_cla16_and1_3[0]), .b(s_csamul_cla16_fa2_2_xor1[0]), .cin(s_csamul_cla16_fa1_2_or0[0]), .fa_xor1(s_csamul_cla16_fa1_3_xor1), .fa_or0(s_csamul_cla16_fa1_3_or0));
and_gate and_gate_s_csamul_cla16_and2_3(.a(a[2]), .b(b[3]), .out(s_csamul_cla16_and2_3));
fa fa_s_csamul_cla16_fa2_3_out(.a(s_csamul_cla16_and2_3[0]), .b(s_csamul_cla16_fa3_2_xor1[0]), .cin(s_csamul_cla16_fa2_2_or0[0]), .fa_xor1(s_csamul_cla16_fa2_3_xor1), .fa_or0(s_csamul_cla16_fa2_3_or0));
and_gate and_gate_s_csamul_cla16_and3_3(.a(a[3]), .b(b[3]), .out(s_csamul_cla16_and3_3));
fa fa_s_csamul_cla16_fa3_3_out(.a(s_csamul_cla16_and3_3[0]), .b(s_csamul_cla16_fa4_2_xor1[0]), .cin(s_csamul_cla16_fa3_2_or0[0]), .fa_xor1(s_csamul_cla16_fa3_3_xor1), .fa_or0(s_csamul_cla16_fa3_3_or0));
and_gate and_gate_s_csamul_cla16_and4_3(.a(a[4]), .b(b[3]), .out(s_csamul_cla16_and4_3));
fa fa_s_csamul_cla16_fa4_3_out(.a(s_csamul_cla16_and4_3[0]), .b(s_csamul_cla16_fa5_2_xor1[0]), .cin(s_csamul_cla16_fa4_2_or0[0]), .fa_xor1(s_csamul_cla16_fa4_3_xor1), .fa_or0(s_csamul_cla16_fa4_3_or0));
and_gate and_gate_s_csamul_cla16_and5_3(.a(a[5]), .b(b[3]), .out(s_csamul_cla16_and5_3));
fa fa_s_csamul_cla16_fa5_3_out(.a(s_csamul_cla16_and5_3[0]), .b(s_csamul_cla16_fa6_2_xor1[0]), .cin(s_csamul_cla16_fa5_2_or0[0]), .fa_xor1(s_csamul_cla16_fa5_3_xor1), .fa_or0(s_csamul_cla16_fa5_3_or0));
and_gate and_gate_s_csamul_cla16_and6_3(.a(a[6]), .b(b[3]), .out(s_csamul_cla16_and6_3));
fa fa_s_csamul_cla16_fa6_3_out(.a(s_csamul_cla16_and6_3[0]), .b(s_csamul_cla16_fa7_2_xor1[0]), .cin(s_csamul_cla16_fa6_2_or0[0]), .fa_xor1(s_csamul_cla16_fa6_3_xor1), .fa_or0(s_csamul_cla16_fa6_3_or0));
and_gate and_gate_s_csamul_cla16_and7_3(.a(a[7]), .b(b[3]), .out(s_csamul_cla16_and7_3));
fa fa_s_csamul_cla16_fa7_3_out(.a(s_csamul_cla16_and7_3[0]), .b(s_csamul_cla16_fa8_2_xor1[0]), .cin(s_csamul_cla16_fa7_2_or0[0]), .fa_xor1(s_csamul_cla16_fa7_3_xor1), .fa_or0(s_csamul_cla16_fa7_3_or0));
and_gate and_gate_s_csamul_cla16_and8_3(.a(a[8]), .b(b[3]), .out(s_csamul_cla16_and8_3));
fa fa_s_csamul_cla16_fa8_3_out(.a(s_csamul_cla16_and8_3[0]), .b(s_csamul_cla16_fa9_2_xor1[0]), .cin(s_csamul_cla16_fa8_2_or0[0]), .fa_xor1(s_csamul_cla16_fa8_3_xor1), .fa_or0(s_csamul_cla16_fa8_3_or0));
and_gate and_gate_s_csamul_cla16_and9_3(.a(a[9]), .b(b[3]), .out(s_csamul_cla16_and9_3));
fa fa_s_csamul_cla16_fa9_3_out(.a(s_csamul_cla16_and9_3[0]), .b(s_csamul_cla16_fa10_2_xor1[0]), .cin(s_csamul_cla16_fa9_2_or0[0]), .fa_xor1(s_csamul_cla16_fa9_3_xor1), .fa_or0(s_csamul_cla16_fa9_3_or0));
and_gate and_gate_s_csamul_cla16_and10_3(.a(a[10]), .b(b[3]), .out(s_csamul_cla16_and10_3));
fa fa_s_csamul_cla16_fa10_3_out(.a(s_csamul_cla16_and10_3[0]), .b(s_csamul_cla16_fa11_2_xor1[0]), .cin(s_csamul_cla16_fa10_2_or0[0]), .fa_xor1(s_csamul_cla16_fa10_3_xor1), .fa_or0(s_csamul_cla16_fa10_3_or0));
and_gate and_gate_s_csamul_cla16_and11_3(.a(a[11]), .b(b[3]), .out(s_csamul_cla16_and11_3));
fa fa_s_csamul_cla16_fa11_3_out(.a(s_csamul_cla16_and11_3[0]), .b(s_csamul_cla16_fa12_2_xor1[0]), .cin(s_csamul_cla16_fa11_2_or0[0]), .fa_xor1(s_csamul_cla16_fa11_3_xor1), .fa_or0(s_csamul_cla16_fa11_3_or0));
and_gate and_gate_s_csamul_cla16_and12_3(.a(a[12]), .b(b[3]), .out(s_csamul_cla16_and12_3));
fa fa_s_csamul_cla16_fa12_3_out(.a(s_csamul_cla16_and12_3[0]), .b(s_csamul_cla16_fa13_2_xor1[0]), .cin(s_csamul_cla16_fa12_2_or0[0]), .fa_xor1(s_csamul_cla16_fa12_3_xor1), .fa_or0(s_csamul_cla16_fa12_3_or0));
and_gate and_gate_s_csamul_cla16_and13_3(.a(a[13]), .b(b[3]), .out(s_csamul_cla16_and13_3));
fa fa_s_csamul_cla16_fa13_3_out(.a(s_csamul_cla16_and13_3[0]), .b(s_csamul_cla16_fa14_2_xor1[0]), .cin(s_csamul_cla16_fa13_2_or0[0]), .fa_xor1(s_csamul_cla16_fa13_3_xor1), .fa_or0(s_csamul_cla16_fa13_3_or0));
and_gate and_gate_s_csamul_cla16_and14_3(.a(a[14]), .b(b[3]), .out(s_csamul_cla16_and14_3));
fa fa_s_csamul_cla16_fa14_3_out(.a(s_csamul_cla16_and14_3[0]), .b(s_csamul_cla16_ha15_2_xor0[0]), .cin(s_csamul_cla16_fa14_2_or0[0]), .fa_xor1(s_csamul_cla16_fa14_3_xor1), .fa_or0(s_csamul_cla16_fa14_3_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_3(.a(a[15]), .b(b[3]), .out(s_csamul_cla16_nand15_3));
ha ha_s_csamul_cla16_ha15_3_out(.a(s_csamul_cla16_nand15_3[0]), .b(s_csamul_cla16_ha15_2_and0[0]), .ha_xor0(s_csamul_cla16_ha15_3_xor0), .ha_and0(s_csamul_cla16_ha15_3_and0));
and_gate and_gate_s_csamul_cla16_and0_4(.a(a[0]), .b(b[4]), .out(s_csamul_cla16_and0_4));
fa fa_s_csamul_cla16_fa0_4_out(.a(s_csamul_cla16_and0_4[0]), .b(s_csamul_cla16_fa1_3_xor1[0]), .cin(s_csamul_cla16_fa0_3_or0[0]), .fa_xor1(s_csamul_cla16_fa0_4_xor1), .fa_or0(s_csamul_cla16_fa0_4_or0));
and_gate and_gate_s_csamul_cla16_and1_4(.a(a[1]), .b(b[4]), .out(s_csamul_cla16_and1_4));
fa fa_s_csamul_cla16_fa1_4_out(.a(s_csamul_cla16_and1_4[0]), .b(s_csamul_cla16_fa2_3_xor1[0]), .cin(s_csamul_cla16_fa1_3_or0[0]), .fa_xor1(s_csamul_cla16_fa1_4_xor1), .fa_or0(s_csamul_cla16_fa1_4_or0));
and_gate and_gate_s_csamul_cla16_and2_4(.a(a[2]), .b(b[4]), .out(s_csamul_cla16_and2_4));
fa fa_s_csamul_cla16_fa2_4_out(.a(s_csamul_cla16_and2_4[0]), .b(s_csamul_cla16_fa3_3_xor1[0]), .cin(s_csamul_cla16_fa2_3_or0[0]), .fa_xor1(s_csamul_cla16_fa2_4_xor1), .fa_or0(s_csamul_cla16_fa2_4_or0));
and_gate and_gate_s_csamul_cla16_and3_4(.a(a[3]), .b(b[4]), .out(s_csamul_cla16_and3_4));
fa fa_s_csamul_cla16_fa3_4_out(.a(s_csamul_cla16_and3_4[0]), .b(s_csamul_cla16_fa4_3_xor1[0]), .cin(s_csamul_cla16_fa3_3_or0[0]), .fa_xor1(s_csamul_cla16_fa3_4_xor1), .fa_or0(s_csamul_cla16_fa3_4_or0));
and_gate and_gate_s_csamul_cla16_and4_4(.a(a[4]), .b(b[4]), .out(s_csamul_cla16_and4_4));
fa fa_s_csamul_cla16_fa4_4_out(.a(s_csamul_cla16_and4_4[0]), .b(s_csamul_cla16_fa5_3_xor1[0]), .cin(s_csamul_cla16_fa4_3_or0[0]), .fa_xor1(s_csamul_cla16_fa4_4_xor1), .fa_or0(s_csamul_cla16_fa4_4_or0));
and_gate and_gate_s_csamul_cla16_and5_4(.a(a[5]), .b(b[4]), .out(s_csamul_cla16_and5_4));
fa fa_s_csamul_cla16_fa5_4_out(.a(s_csamul_cla16_and5_4[0]), .b(s_csamul_cla16_fa6_3_xor1[0]), .cin(s_csamul_cla16_fa5_3_or0[0]), .fa_xor1(s_csamul_cla16_fa5_4_xor1), .fa_or0(s_csamul_cla16_fa5_4_or0));
and_gate and_gate_s_csamul_cla16_and6_4(.a(a[6]), .b(b[4]), .out(s_csamul_cla16_and6_4));
fa fa_s_csamul_cla16_fa6_4_out(.a(s_csamul_cla16_and6_4[0]), .b(s_csamul_cla16_fa7_3_xor1[0]), .cin(s_csamul_cla16_fa6_3_or0[0]), .fa_xor1(s_csamul_cla16_fa6_4_xor1), .fa_or0(s_csamul_cla16_fa6_4_or0));
and_gate and_gate_s_csamul_cla16_and7_4(.a(a[7]), .b(b[4]), .out(s_csamul_cla16_and7_4));
fa fa_s_csamul_cla16_fa7_4_out(.a(s_csamul_cla16_and7_4[0]), .b(s_csamul_cla16_fa8_3_xor1[0]), .cin(s_csamul_cla16_fa7_3_or0[0]), .fa_xor1(s_csamul_cla16_fa7_4_xor1), .fa_or0(s_csamul_cla16_fa7_4_or0));
and_gate and_gate_s_csamul_cla16_and8_4(.a(a[8]), .b(b[4]), .out(s_csamul_cla16_and8_4));
fa fa_s_csamul_cla16_fa8_4_out(.a(s_csamul_cla16_and8_4[0]), .b(s_csamul_cla16_fa9_3_xor1[0]), .cin(s_csamul_cla16_fa8_3_or0[0]), .fa_xor1(s_csamul_cla16_fa8_4_xor1), .fa_or0(s_csamul_cla16_fa8_4_or0));
and_gate and_gate_s_csamul_cla16_and9_4(.a(a[9]), .b(b[4]), .out(s_csamul_cla16_and9_4));
fa fa_s_csamul_cla16_fa9_4_out(.a(s_csamul_cla16_and9_4[0]), .b(s_csamul_cla16_fa10_3_xor1[0]), .cin(s_csamul_cla16_fa9_3_or0[0]), .fa_xor1(s_csamul_cla16_fa9_4_xor1), .fa_or0(s_csamul_cla16_fa9_4_or0));
and_gate and_gate_s_csamul_cla16_and10_4(.a(a[10]), .b(b[4]), .out(s_csamul_cla16_and10_4));
fa fa_s_csamul_cla16_fa10_4_out(.a(s_csamul_cla16_and10_4[0]), .b(s_csamul_cla16_fa11_3_xor1[0]), .cin(s_csamul_cla16_fa10_3_or0[0]), .fa_xor1(s_csamul_cla16_fa10_4_xor1), .fa_or0(s_csamul_cla16_fa10_4_or0));
and_gate and_gate_s_csamul_cla16_and11_4(.a(a[11]), .b(b[4]), .out(s_csamul_cla16_and11_4));
fa fa_s_csamul_cla16_fa11_4_out(.a(s_csamul_cla16_and11_4[0]), .b(s_csamul_cla16_fa12_3_xor1[0]), .cin(s_csamul_cla16_fa11_3_or0[0]), .fa_xor1(s_csamul_cla16_fa11_4_xor1), .fa_or0(s_csamul_cla16_fa11_4_or0));
and_gate and_gate_s_csamul_cla16_and12_4(.a(a[12]), .b(b[4]), .out(s_csamul_cla16_and12_4));
fa fa_s_csamul_cla16_fa12_4_out(.a(s_csamul_cla16_and12_4[0]), .b(s_csamul_cla16_fa13_3_xor1[0]), .cin(s_csamul_cla16_fa12_3_or0[0]), .fa_xor1(s_csamul_cla16_fa12_4_xor1), .fa_or0(s_csamul_cla16_fa12_4_or0));
and_gate and_gate_s_csamul_cla16_and13_4(.a(a[13]), .b(b[4]), .out(s_csamul_cla16_and13_4));
fa fa_s_csamul_cla16_fa13_4_out(.a(s_csamul_cla16_and13_4[0]), .b(s_csamul_cla16_fa14_3_xor1[0]), .cin(s_csamul_cla16_fa13_3_or0[0]), .fa_xor1(s_csamul_cla16_fa13_4_xor1), .fa_or0(s_csamul_cla16_fa13_4_or0));
and_gate and_gate_s_csamul_cla16_and14_4(.a(a[14]), .b(b[4]), .out(s_csamul_cla16_and14_4));
fa fa_s_csamul_cla16_fa14_4_out(.a(s_csamul_cla16_and14_4[0]), .b(s_csamul_cla16_ha15_3_xor0[0]), .cin(s_csamul_cla16_fa14_3_or0[0]), .fa_xor1(s_csamul_cla16_fa14_4_xor1), .fa_or0(s_csamul_cla16_fa14_4_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_4(.a(a[15]), .b(b[4]), .out(s_csamul_cla16_nand15_4));
ha ha_s_csamul_cla16_ha15_4_out(.a(s_csamul_cla16_nand15_4[0]), .b(s_csamul_cla16_ha15_3_and0[0]), .ha_xor0(s_csamul_cla16_ha15_4_xor0), .ha_and0(s_csamul_cla16_ha15_4_and0));
and_gate and_gate_s_csamul_cla16_and0_5(.a(a[0]), .b(b[5]), .out(s_csamul_cla16_and0_5));
fa fa_s_csamul_cla16_fa0_5_out(.a(s_csamul_cla16_and0_5[0]), .b(s_csamul_cla16_fa1_4_xor1[0]), .cin(s_csamul_cla16_fa0_4_or0[0]), .fa_xor1(s_csamul_cla16_fa0_5_xor1), .fa_or0(s_csamul_cla16_fa0_5_or0));
and_gate and_gate_s_csamul_cla16_and1_5(.a(a[1]), .b(b[5]), .out(s_csamul_cla16_and1_5));
fa fa_s_csamul_cla16_fa1_5_out(.a(s_csamul_cla16_and1_5[0]), .b(s_csamul_cla16_fa2_4_xor1[0]), .cin(s_csamul_cla16_fa1_4_or0[0]), .fa_xor1(s_csamul_cla16_fa1_5_xor1), .fa_or0(s_csamul_cla16_fa1_5_or0));
and_gate and_gate_s_csamul_cla16_and2_5(.a(a[2]), .b(b[5]), .out(s_csamul_cla16_and2_5));
fa fa_s_csamul_cla16_fa2_5_out(.a(s_csamul_cla16_and2_5[0]), .b(s_csamul_cla16_fa3_4_xor1[0]), .cin(s_csamul_cla16_fa2_4_or0[0]), .fa_xor1(s_csamul_cla16_fa2_5_xor1), .fa_or0(s_csamul_cla16_fa2_5_or0));
and_gate and_gate_s_csamul_cla16_and3_5(.a(a[3]), .b(b[5]), .out(s_csamul_cla16_and3_5));
fa fa_s_csamul_cla16_fa3_5_out(.a(s_csamul_cla16_and3_5[0]), .b(s_csamul_cla16_fa4_4_xor1[0]), .cin(s_csamul_cla16_fa3_4_or0[0]), .fa_xor1(s_csamul_cla16_fa3_5_xor1), .fa_or0(s_csamul_cla16_fa3_5_or0));
and_gate and_gate_s_csamul_cla16_and4_5(.a(a[4]), .b(b[5]), .out(s_csamul_cla16_and4_5));
fa fa_s_csamul_cla16_fa4_5_out(.a(s_csamul_cla16_and4_5[0]), .b(s_csamul_cla16_fa5_4_xor1[0]), .cin(s_csamul_cla16_fa4_4_or0[0]), .fa_xor1(s_csamul_cla16_fa4_5_xor1), .fa_or0(s_csamul_cla16_fa4_5_or0));
and_gate and_gate_s_csamul_cla16_and5_5(.a(a[5]), .b(b[5]), .out(s_csamul_cla16_and5_5));
fa fa_s_csamul_cla16_fa5_5_out(.a(s_csamul_cla16_and5_5[0]), .b(s_csamul_cla16_fa6_4_xor1[0]), .cin(s_csamul_cla16_fa5_4_or0[0]), .fa_xor1(s_csamul_cla16_fa5_5_xor1), .fa_or0(s_csamul_cla16_fa5_5_or0));
and_gate and_gate_s_csamul_cla16_and6_5(.a(a[6]), .b(b[5]), .out(s_csamul_cla16_and6_5));
fa fa_s_csamul_cla16_fa6_5_out(.a(s_csamul_cla16_and6_5[0]), .b(s_csamul_cla16_fa7_4_xor1[0]), .cin(s_csamul_cla16_fa6_4_or0[0]), .fa_xor1(s_csamul_cla16_fa6_5_xor1), .fa_or0(s_csamul_cla16_fa6_5_or0));
and_gate and_gate_s_csamul_cla16_and7_5(.a(a[7]), .b(b[5]), .out(s_csamul_cla16_and7_5));
fa fa_s_csamul_cla16_fa7_5_out(.a(s_csamul_cla16_and7_5[0]), .b(s_csamul_cla16_fa8_4_xor1[0]), .cin(s_csamul_cla16_fa7_4_or0[0]), .fa_xor1(s_csamul_cla16_fa7_5_xor1), .fa_or0(s_csamul_cla16_fa7_5_or0));
and_gate and_gate_s_csamul_cla16_and8_5(.a(a[8]), .b(b[5]), .out(s_csamul_cla16_and8_5));
fa fa_s_csamul_cla16_fa8_5_out(.a(s_csamul_cla16_and8_5[0]), .b(s_csamul_cla16_fa9_4_xor1[0]), .cin(s_csamul_cla16_fa8_4_or0[0]), .fa_xor1(s_csamul_cla16_fa8_5_xor1), .fa_or0(s_csamul_cla16_fa8_5_or0));
and_gate and_gate_s_csamul_cla16_and9_5(.a(a[9]), .b(b[5]), .out(s_csamul_cla16_and9_5));
fa fa_s_csamul_cla16_fa9_5_out(.a(s_csamul_cla16_and9_5[0]), .b(s_csamul_cla16_fa10_4_xor1[0]), .cin(s_csamul_cla16_fa9_4_or0[0]), .fa_xor1(s_csamul_cla16_fa9_5_xor1), .fa_or0(s_csamul_cla16_fa9_5_or0));
and_gate and_gate_s_csamul_cla16_and10_5(.a(a[10]), .b(b[5]), .out(s_csamul_cla16_and10_5));
fa fa_s_csamul_cla16_fa10_5_out(.a(s_csamul_cla16_and10_5[0]), .b(s_csamul_cla16_fa11_4_xor1[0]), .cin(s_csamul_cla16_fa10_4_or0[0]), .fa_xor1(s_csamul_cla16_fa10_5_xor1), .fa_or0(s_csamul_cla16_fa10_5_or0));
and_gate and_gate_s_csamul_cla16_and11_5(.a(a[11]), .b(b[5]), .out(s_csamul_cla16_and11_5));
fa fa_s_csamul_cla16_fa11_5_out(.a(s_csamul_cla16_and11_5[0]), .b(s_csamul_cla16_fa12_4_xor1[0]), .cin(s_csamul_cla16_fa11_4_or0[0]), .fa_xor1(s_csamul_cla16_fa11_5_xor1), .fa_or0(s_csamul_cla16_fa11_5_or0));
and_gate and_gate_s_csamul_cla16_and12_5(.a(a[12]), .b(b[5]), .out(s_csamul_cla16_and12_5));
fa fa_s_csamul_cla16_fa12_5_out(.a(s_csamul_cla16_and12_5[0]), .b(s_csamul_cla16_fa13_4_xor1[0]), .cin(s_csamul_cla16_fa12_4_or0[0]), .fa_xor1(s_csamul_cla16_fa12_5_xor1), .fa_or0(s_csamul_cla16_fa12_5_or0));
and_gate and_gate_s_csamul_cla16_and13_5(.a(a[13]), .b(b[5]), .out(s_csamul_cla16_and13_5));
fa fa_s_csamul_cla16_fa13_5_out(.a(s_csamul_cla16_and13_5[0]), .b(s_csamul_cla16_fa14_4_xor1[0]), .cin(s_csamul_cla16_fa13_4_or0[0]), .fa_xor1(s_csamul_cla16_fa13_5_xor1), .fa_or0(s_csamul_cla16_fa13_5_or0));
and_gate and_gate_s_csamul_cla16_and14_5(.a(a[14]), .b(b[5]), .out(s_csamul_cla16_and14_5));
fa fa_s_csamul_cla16_fa14_5_out(.a(s_csamul_cla16_and14_5[0]), .b(s_csamul_cla16_ha15_4_xor0[0]), .cin(s_csamul_cla16_fa14_4_or0[0]), .fa_xor1(s_csamul_cla16_fa14_5_xor1), .fa_or0(s_csamul_cla16_fa14_5_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_5(.a(a[15]), .b(b[5]), .out(s_csamul_cla16_nand15_5));
ha ha_s_csamul_cla16_ha15_5_out(.a(s_csamul_cla16_nand15_5[0]), .b(s_csamul_cla16_ha15_4_and0[0]), .ha_xor0(s_csamul_cla16_ha15_5_xor0), .ha_and0(s_csamul_cla16_ha15_5_and0));
and_gate and_gate_s_csamul_cla16_and0_6(.a(a[0]), .b(b[6]), .out(s_csamul_cla16_and0_6));
fa fa_s_csamul_cla16_fa0_6_out(.a(s_csamul_cla16_and0_6[0]), .b(s_csamul_cla16_fa1_5_xor1[0]), .cin(s_csamul_cla16_fa0_5_or0[0]), .fa_xor1(s_csamul_cla16_fa0_6_xor1), .fa_or0(s_csamul_cla16_fa0_6_or0));
and_gate and_gate_s_csamul_cla16_and1_6(.a(a[1]), .b(b[6]), .out(s_csamul_cla16_and1_6));
fa fa_s_csamul_cla16_fa1_6_out(.a(s_csamul_cla16_and1_6[0]), .b(s_csamul_cla16_fa2_5_xor1[0]), .cin(s_csamul_cla16_fa1_5_or0[0]), .fa_xor1(s_csamul_cla16_fa1_6_xor1), .fa_or0(s_csamul_cla16_fa1_6_or0));
and_gate and_gate_s_csamul_cla16_and2_6(.a(a[2]), .b(b[6]), .out(s_csamul_cla16_and2_6));
fa fa_s_csamul_cla16_fa2_6_out(.a(s_csamul_cla16_and2_6[0]), .b(s_csamul_cla16_fa3_5_xor1[0]), .cin(s_csamul_cla16_fa2_5_or0[0]), .fa_xor1(s_csamul_cla16_fa2_6_xor1), .fa_or0(s_csamul_cla16_fa2_6_or0));
and_gate and_gate_s_csamul_cla16_and3_6(.a(a[3]), .b(b[6]), .out(s_csamul_cla16_and3_6));
fa fa_s_csamul_cla16_fa3_6_out(.a(s_csamul_cla16_and3_6[0]), .b(s_csamul_cla16_fa4_5_xor1[0]), .cin(s_csamul_cla16_fa3_5_or0[0]), .fa_xor1(s_csamul_cla16_fa3_6_xor1), .fa_or0(s_csamul_cla16_fa3_6_or0));
and_gate and_gate_s_csamul_cla16_and4_6(.a(a[4]), .b(b[6]), .out(s_csamul_cla16_and4_6));
fa fa_s_csamul_cla16_fa4_6_out(.a(s_csamul_cla16_and4_6[0]), .b(s_csamul_cla16_fa5_5_xor1[0]), .cin(s_csamul_cla16_fa4_5_or0[0]), .fa_xor1(s_csamul_cla16_fa4_6_xor1), .fa_or0(s_csamul_cla16_fa4_6_or0));
and_gate and_gate_s_csamul_cla16_and5_6(.a(a[5]), .b(b[6]), .out(s_csamul_cla16_and5_6));
fa fa_s_csamul_cla16_fa5_6_out(.a(s_csamul_cla16_and5_6[0]), .b(s_csamul_cla16_fa6_5_xor1[0]), .cin(s_csamul_cla16_fa5_5_or0[0]), .fa_xor1(s_csamul_cla16_fa5_6_xor1), .fa_or0(s_csamul_cla16_fa5_6_or0));
and_gate and_gate_s_csamul_cla16_and6_6(.a(a[6]), .b(b[6]), .out(s_csamul_cla16_and6_6));
fa fa_s_csamul_cla16_fa6_6_out(.a(s_csamul_cla16_and6_6[0]), .b(s_csamul_cla16_fa7_5_xor1[0]), .cin(s_csamul_cla16_fa6_5_or0[0]), .fa_xor1(s_csamul_cla16_fa6_6_xor1), .fa_or0(s_csamul_cla16_fa6_6_or0));
and_gate and_gate_s_csamul_cla16_and7_6(.a(a[7]), .b(b[6]), .out(s_csamul_cla16_and7_6));
fa fa_s_csamul_cla16_fa7_6_out(.a(s_csamul_cla16_and7_6[0]), .b(s_csamul_cla16_fa8_5_xor1[0]), .cin(s_csamul_cla16_fa7_5_or0[0]), .fa_xor1(s_csamul_cla16_fa7_6_xor1), .fa_or0(s_csamul_cla16_fa7_6_or0));
and_gate and_gate_s_csamul_cla16_and8_6(.a(a[8]), .b(b[6]), .out(s_csamul_cla16_and8_6));
fa fa_s_csamul_cla16_fa8_6_out(.a(s_csamul_cla16_and8_6[0]), .b(s_csamul_cla16_fa9_5_xor1[0]), .cin(s_csamul_cla16_fa8_5_or0[0]), .fa_xor1(s_csamul_cla16_fa8_6_xor1), .fa_or0(s_csamul_cla16_fa8_6_or0));
and_gate and_gate_s_csamul_cla16_and9_6(.a(a[9]), .b(b[6]), .out(s_csamul_cla16_and9_6));
fa fa_s_csamul_cla16_fa9_6_out(.a(s_csamul_cla16_and9_6[0]), .b(s_csamul_cla16_fa10_5_xor1[0]), .cin(s_csamul_cla16_fa9_5_or0[0]), .fa_xor1(s_csamul_cla16_fa9_6_xor1), .fa_or0(s_csamul_cla16_fa9_6_or0));
and_gate and_gate_s_csamul_cla16_and10_6(.a(a[10]), .b(b[6]), .out(s_csamul_cla16_and10_6));
fa fa_s_csamul_cla16_fa10_6_out(.a(s_csamul_cla16_and10_6[0]), .b(s_csamul_cla16_fa11_5_xor1[0]), .cin(s_csamul_cla16_fa10_5_or0[0]), .fa_xor1(s_csamul_cla16_fa10_6_xor1), .fa_or0(s_csamul_cla16_fa10_6_or0));
and_gate and_gate_s_csamul_cla16_and11_6(.a(a[11]), .b(b[6]), .out(s_csamul_cla16_and11_6));
fa fa_s_csamul_cla16_fa11_6_out(.a(s_csamul_cla16_and11_6[0]), .b(s_csamul_cla16_fa12_5_xor1[0]), .cin(s_csamul_cla16_fa11_5_or0[0]), .fa_xor1(s_csamul_cla16_fa11_6_xor1), .fa_or0(s_csamul_cla16_fa11_6_or0));
and_gate and_gate_s_csamul_cla16_and12_6(.a(a[12]), .b(b[6]), .out(s_csamul_cla16_and12_6));
fa fa_s_csamul_cla16_fa12_6_out(.a(s_csamul_cla16_and12_6[0]), .b(s_csamul_cla16_fa13_5_xor1[0]), .cin(s_csamul_cla16_fa12_5_or0[0]), .fa_xor1(s_csamul_cla16_fa12_6_xor1), .fa_or0(s_csamul_cla16_fa12_6_or0));
and_gate and_gate_s_csamul_cla16_and13_6(.a(a[13]), .b(b[6]), .out(s_csamul_cla16_and13_6));
fa fa_s_csamul_cla16_fa13_6_out(.a(s_csamul_cla16_and13_6[0]), .b(s_csamul_cla16_fa14_5_xor1[0]), .cin(s_csamul_cla16_fa13_5_or0[0]), .fa_xor1(s_csamul_cla16_fa13_6_xor1), .fa_or0(s_csamul_cla16_fa13_6_or0));
and_gate and_gate_s_csamul_cla16_and14_6(.a(a[14]), .b(b[6]), .out(s_csamul_cla16_and14_6));
fa fa_s_csamul_cla16_fa14_6_out(.a(s_csamul_cla16_and14_6[0]), .b(s_csamul_cla16_ha15_5_xor0[0]), .cin(s_csamul_cla16_fa14_5_or0[0]), .fa_xor1(s_csamul_cla16_fa14_6_xor1), .fa_or0(s_csamul_cla16_fa14_6_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_6(.a(a[15]), .b(b[6]), .out(s_csamul_cla16_nand15_6));
ha ha_s_csamul_cla16_ha15_6_out(.a(s_csamul_cla16_nand15_6[0]), .b(s_csamul_cla16_ha15_5_and0[0]), .ha_xor0(s_csamul_cla16_ha15_6_xor0), .ha_and0(s_csamul_cla16_ha15_6_and0));
and_gate and_gate_s_csamul_cla16_and0_7(.a(a[0]), .b(b[7]), .out(s_csamul_cla16_and0_7));
fa fa_s_csamul_cla16_fa0_7_out(.a(s_csamul_cla16_and0_7[0]), .b(s_csamul_cla16_fa1_6_xor1[0]), .cin(s_csamul_cla16_fa0_6_or0[0]), .fa_xor1(s_csamul_cla16_fa0_7_xor1), .fa_or0(s_csamul_cla16_fa0_7_or0));
and_gate and_gate_s_csamul_cla16_and1_7(.a(a[1]), .b(b[7]), .out(s_csamul_cla16_and1_7));
fa fa_s_csamul_cla16_fa1_7_out(.a(s_csamul_cla16_and1_7[0]), .b(s_csamul_cla16_fa2_6_xor1[0]), .cin(s_csamul_cla16_fa1_6_or0[0]), .fa_xor1(s_csamul_cla16_fa1_7_xor1), .fa_or0(s_csamul_cla16_fa1_7_or0));
and_gate and_gate_s_csamul_cla16_and2_7(.a(a[2]), .b(b[7]), .out(s_csamul_cla16_and2_7));
fa fa_s_csamul_cla16_fa2_7_out(.a(s_csamul_cla16_and2_7[0]), .b(s_csamul_cla16_fa3_6_xor1[0]), .cin(s_csamul_cla16_fa2_6_or0[0]), .fa_xor1(s_csamul_cla16_fa2_7_xor1), .fa_or0(s_csamul_cla16_fa2_7_or0));
and_gate and_gate_s_csamul_cla16_and3_7(.a(a[3]), .b(b[7]), .out(s_csamul_cla16_and3_7));
fa fa_s_csamul_cla16_fa3_7_out(.a(s_csamul_cla16_and3_7[0]), .b(s_csamul_cla16_fa4_6_xor1[0]), .cin(s_csamul_cla16_fa3_6_or0[0]), .fa_xor1(s_csamul_cla16_fa3_7_xor1), .fa_or0(s_csamul_cla16_fa3_7_or0));
and_gate and_gate_s_csamul_cla16_and4_7(.a(a[4]), .b(b[7]), .out(s_csamul_cla16_and4_7));
fa fa_s_csamul_cla16_fa4_7_out(.a(s_csamul_cla16_and4_7[0]), .b(s_csamul_cla16_fa5_6_xor1[0]), .cin(s_csamul_cla16_fa4_6_or0[0]), .fa_xor1(s_csamul_cla16_fa4_7_xor1), .fa_or0(s_csamul_cla16_fa4_7_or0));
and_gate and_gate_s_csamul_cla16_and5_7(.a(a[5]), .b(b[7]), .out(s_csamul_cla16_and5_7));
fa fa_s_csamul_cla16_fa5_7_out(.a(s_csamul_cla16_and5_7[0]), .b(s_csamul_cla16_fa6_6_xor1[0]), .cin(s_csamul_cla16_fa5_6_or0[0]), .fa_xor1(s_csamul_cla16_fa5_7_xor1), .fa_or0(s_csamul_cla16_fa5_7_or0));
and_gate and_gate_s_csamul_cla16_and6_7(.a(a[6]), .b(b[7]), .out(s_csamul_cla16_and6_7));
fa fa_s_csamul_cla16_fa6_7_out(.a(s_csamul_cla16_and6_7[0]), .b(s_csamul_cla16_fa7_6_xor1[0]), .cin(s_csamul_cla16_fa6_6_or0[0]), .fa_xor1(s_csamul_cla16_fa6_7_xor1), .fa_or0(s_csamul_cla16_fa6_7_or0));
and_gate and_gate_s_csamul_cla16_and7_7(.a(a[7]), .b(b[7]), .out(s_csamul_cla16_and7_7));
fa fa_s_csamul_cla16_fa7_7_out(.a(s_csamul_cla16_and7_7[0]), .b(s_csamul_cla16_fa8_6_xor1[0]), .cin(s_csamul_cla16_fa7_6_or0[0]), .fa_xor1(s_csamul_cla16_fa7_7_xor1), .fa_or0(s_csamul_cla16_fa7_7_or0));
and_gate and_gate_s_csamul_cla16_and8_7(.a(a[8]), .b(b[7]), .out(s_csamul_cla16_and8_7));
fa fa_s_csamul_cla16_fa8_7_out(.a(s_csamul_cla16_and8_7[0]), .b(s_csamul_cla16_fa9_6_xor1[0]), .cin(s_csamul_cla16_fa8_6_or0[0]), .fa_xor1(s_csamul_cla16_fa8_7_xor1), .fa_or0(s_csamul_cla16_fa8_7_or0));
and_gate and_gate_s_csamul_cla16_and9_7(.a(a[9]), .b(b[7]), .out(s_csamul_cla16_and9_7));
fa fa_s_csamul_cla16_fa9_7_out(.a(s_csamul_cla16_and9_7[0]), .b(s_csamul_cla16_fa10_6_xor1[0]), .cin(s_csamul_cla16_fa9_6_or0[0]), .fa_xor1(s_csamul_cla16_fa9_7_xor1), .fa_or0(s_csamul_cla16_fa9_7_or0));
and_gate and_gate_s_csamul_cla16_and10_7(.a(a[10]), .b(b[7]), .out(s_csamul_cla16_and10_7));
fa fa_s_csamul_cla16_fa10_7_out(.a(s_csamul_cla16_and10_7[0]), .b(s_csamul_cla16_fa11_6_xor1[0]), .cin(s_csamul_cla16_fa10_6_or0[0]), .fa_xor1(s_csamul_cla16_fa10_7_xor1), .fa_or0(s_csamul_cla16_fa10_7_or0));
and_gate and_gate_s_csamul_cla16_and11_7(.a(a[11]), .b(b[7]), .out(s_csamul_cla16_and11_7));
fa fa_s_csamul_cla16_fa11_7_out(.a(s_csamul_cla16_and11_7[0]), .b(s_csamul_cla16_fa12_6_xor1[0]), .cin(s_csamul_cla16_fa11_6_or0[0]), .fa_xor1(s_csamul_cla16_fa11_7_xor1), .fa_or0(s_csamul_cla16_fa11_7_or0));
and_gate and_gate_s_csamul_cla16_and12_7(.a(a[12]), .b(b[7]), .out(s_csamul_cla16_and12_7));
fa fa_s_csamul_cla16_fa12_7_out(.a(s_csamul_cla16_and12_7[0]), .b(s_csamul_cla16_fa13_6_xor1[0]), .cin(s_csamul_cla16_fa12_6_or0[0]), .fa_xor1(s_csamul_cla16_fa12_7_xor1), .fa_or0(s_csamul_cla16_fa12_7_or0));
and_gate and_gate_s_csamul_cla16_and13_7(.a(a[13]), .b(b[7]), .out(s_csamul_cla16_and13_7));
fa fa_s_csamul_cla16_fa13_7_out(.a(s_csamul_cla16_and13_7[0]), .b(s_csamul_cla16_fa14_6_xor1[0]), .cin(s_csamul_cla16_fa13_6_or0[0]), .fa_xor1(s_csamul_cla16_fa13_7_xor1), .fa_or0(s_csamul_cla16_fa13_7_or0));
and_gate and_gate_s_csamul_cla16_and14_7(.a(a[14]), .b(b[7]), .out(s_csamul_cla16_and14_7));
fa fa_s_csamul_cla16_fa14_7_out(.a(s_csamul_cla16_and14_7[0]), .b(s_csamul_cla16_ha15_6_xor0[0]), .cin(s_csamul_cla16_fa14_6_or0[0]), .fa_xor1(s_csamul_cla16_fa14_7_xor1), .fa_or0(s_csamul_cla16_fa14_7_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_7(.a(a[15]), .b(b[7]), .out(s_csamul_cla16_nand15_7));
ha ha_s_csamul_cla16_ha15_7_out(.a(s_csamul_cla16_nand15_7[0]), .b(s_csamul_cla16_ha15_6_and0[0]), .ha_xor0(s_csamul_cla16_ha15_7_xor0), .ha_and0(s_csamul_cla16_ha15_7_and0));
and_gate and_gate_s_csamul_cla16_and0_8(.a(a[0]), .b(b[8]), .out(s_csamul_cla16_and0_8));
fa fa_s_csamul_cla16_fa0_8_out(.a(s_csamul_cla16_and0_8[0]), .b(s_csamul_cla16_fa1_7_xor1[0]), .cin(s_csamul_cla16_fa0_7_or0[0]), .fa_xor1(s_csamul_cla16_fa0_8_xor1), .fa_or0(s_csamul_cla16_fa0_8_or0));
and_gate and_gate_s_csamul_cla16_and1_8(.a(a[1]), .b(b[8]), .out(s_csamul_cla16_and1_8));
fa fa_s_csamul_cla16_fa1_8_out(.a(s_csamul_cla16_and1_8[0]), .b(s_csamul_cla16_fa2_7_xor1[0]), .cin(s_csamul_cla16_fa1_7_or0[0]), .fa_xor1(s_csamul_cla16_fa1_8_xor1), .fa_or0(s_csamul_cla16_fa1_8_or0));
and_gate and_gate_s_csamul_cla16_and2_8(.a(a[2]), .b(b[8]), .out(s_csamul_cla16_and2_8));
fa fa_s_csamul_cla16_fa2_8_out(.a(s_csamul_cla16_and2_8[0]), .b(s_csamul_cla16_fa3_7_xor1[0]), .cin(s_csamul_cla16_fa2_7_or0[0]), .fa_xor1(s_csamul_cla16_fa2_8_xor1), .fa_or0(s_csamul_cla16_fa2_8_or0));
and_gate and_gate_s_csamul_cla16_and3_8(.a(a[3]), .b(b[8]), .out(s_csamul_cla16_and3_8));
fa fa_s_csamul_cla16_fa3_8_out(.a(s_csamul_cla16_and3_8[0]), .b(s_csamul_cla16_fa4_7_xor1[0]), .cin(s_csamul_cla16_fa3_7_or0[0]), .fa_xor1(s_csamul_cla16_fa3_8_xor1), .fa_or0(s_csamul_cla16_fa3_8_or0));
and_gate and_gate_s_csamul_cla16_and4_8(.a(a[4]), .b(b[8]), .out(s_csamul_cla16_and4_8));
fa fa_s_csamul_cla16_fa4_8_out(.a(s_csamul_cla16_and4_8[0]), .b(s_csamul_cla16_fa5_7_xor1[0]), .cin(s_csamul_cla16_fa4_7_or0[0]), .fa_xor1(s_csamul_cla16_fa4_8_xor1), .fa_or0(s_csamul_cla16_fa4_8_or0));
and_gate and_gate_s_csamul_cla16_and5_8(.a(a[5]), .b(b[8]), .out(s_csamul_cla16_and5_8));
fa fa_s_csamul_cla16_fa5_8_out(.a(s_csamul_cla16_and5_8[0]), .b(s_csamul_cla16_fa6_7_xor1[0]), .cin(s_csamul_cla16_fa5_7_or0[0]), .fa_xor1(s_csamul_cla16_fa5_8_xor1), .fa_or0(s_csamul_cla16_fa5_8_or0));
and_gate and_gate_s_csamul_cla16_and6_8(.a(a[6]), .b(b[8]), .out(s_csamul_cla16_and6_8));
fa fa_s_csamul_cla16_fa6_8_out(.a(s_csamul_cla16_and6_8[0]), .b(s_csamul_cla16_fa7_7_xor1[0]), .cin(s_csamul_cla16_fa6_7_or0[0]), .fa_xor1(s_csamul_cla16_fa6_8_xor1), .fa_or0(s_csamul_cla16_fa6_8_or0));
and_gate and_gate_s_csamul_cla16_and7_8(.a(a[7]), .b(b[8]), .out(s_csamul_cla16_and7_8));
fa fa_s_csamul_cla16_fa7_8_out(.a(s_csamul_cla16_and7_8[0]), .b(s_csamul_cla16_fa8_7_xor1[0]), .cin(s_csamul_cla16_fa7_7_or0[0]), .fa_xor1(s_csamul_cla16_fa7_8_xor1), .fa_or0(s_csamul_cla16_fa7_8_or0));
and_gate and_gate_s_csamul_cla16_and8_8(.a(a[8]), .b(b[8]), .out(s_csamul_cla16_and8_8));
fa fa_s_csamul_cla16_fa8_8_out(.a(s_csamul_cla16_and8_8[0]), .b(s_csamul_cla16_fa9_7_xor1[0]), .cin(s_csamul_cla16_fa8_7_or0[0]), .fa_xor1(s_csamul_cla16_fa8_8_xor1), .fa_or0(s_csamul_cla16_fa8_8_or0));
and_gate and_gate_s_csamul_cla16_and9_8(.a(a[9]), .b(b[8]), .out(s_csamul_cla16_and9_8));
fa fa_s_csamul_cla16_fa9_8_out(.a(s_csamul_cla16_and9_8[0]), .b(s_csamul_cla16_fa10_7_xor1[0]), .cin(s_csamul_cla16_fa9_7_or0[0]), .fa_xor1(s_csamul_cla16_fa9_8_xor1), .fa_or0(s_csamul_cla16_fa9_8_or0));
and_gate and_gate_s_csamul_cla16_and10_8(.a(a[10]), .b(b[8]), .out(s_csamul_cla16_and10_8));
fa fa_s_csamul_cla16_fa10_8_out(.a(s_csamul_cla16_and10_8[0]), .b(s_csamul_cla16_fa11_7_xor1[0]), .cin(s_csamul_cla16_fa10_7_or0[0]), .fa_xor1(s_csamul_cla16_fa10_8_xor1), .fa_or0(s_csamul_cla16_fa10_8_or0));
and_gate and_gate_s_csamul_cla16_and11_8(.a(a[11]), .b(b[8]), .out(s_csamul_cla16_and11_8));
fa fa_s_csamul_cla16_fa11_8_out(.a(s_csamul_cla16_and11_8[0]), .b(s_csamul_cla16_fa12_7_xor1[0]), .cin(s_csamul_cla16_fa11_7_or0[0]), .fa_xor1(s_csamul_cla16_fa11_8_xor1), .fa_or0(s_csamul_cla16_fa11_8_or0));
and_gate and_gate_s_csamul_cla16_and12_8(.a(a[12]), .b(b[8]), .out(s_csamul_cla16_and12_8));
fa fa_s_csamul_cla16_fa12_8_out(.a(s_csamul_cla16_and12_8[0]), .b(s_csamul_cla16_fa13_7_xor1[0]), .cin(s_csamul_cla16_fa12_7_or0[0]), .fa_xor1(s_csamul_cla16_fa12_8_xor1), .fa_or0(s_csamul_cla16_fa12_8_or0));
and_gate and_gate_s_csamul_cla16_and13_8(.a(a[13]), .b(b[8]), .out(s_csamul_cla16_and13_8));
fa fa_s_csamul_cla16_fa13_8_out(.a(s_csamul_cla16_and13_8[0]), .b(s_csamul_cla16_fa14_7_xor1[0]), .cin(s_csamul_cla16_fa13_7_or0[0]), .fa_xor1(s_csamul_cla16_fa13_8_xor1), .fa_or0(s_csamul_cla16_fa13_8_or0));
and_gate and_gate_s_csamul_cla16_and14_8(.a(a[14]), .b(b[8]), .out(s_csamul_cla16_and14_8));
fa fa_s_csamul_cla16_fa14_8_out(.a(s_csamul_cla16_and14_8[0]), .b(s_csamul_cla16_ha15_7_xor0[0]), .cin(s_csamul_cla16_fa14_7_or0[0]), .fa_xor1(s_csamul_cla16_fa14_8_xor1), .fa_or0(s_csamul_cla16_fa14_8_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_8(.a(a[15]), .b(b[8]), .out(s_csamul_cla16_nand15_8));
ha ha_s_csamul_cla16_ha15_8_out(.a(s_csamul_cla16_nand15_8[0]), .b(s_csamul_cla16_ha15_7_and0[0]), .ha_xor0(s_csamul_cla16_ha15_8_xor0), .ha_and0(s_csamul_cla16_ha15_8_and0));
and_gate and_gate_s_csamul_cla16_and0_9(.a(a[0]), .b(b[9]), .out(s_csamul_cla16_and0_9));
fa fa_s_csamul_cla16_fa0_9_out(.a(s_csamul_cla16_and0_9[0]), .b(s_csamul_cla16_fa1_8_xor1[0]), .cin(s_csamul_cla16_fa0_8_or0[0]), .fa_xor1(s_csamul_cla16_fa0_9_xor1), .fa_or0(s_csamul_cla16_fa0_9_or0));
and_gate and_gate_s_csamul_cla16_and1_9(.a(a[1]), .b(b[9]), .out(s_csamul_cla16_and1_9));
fa fa_s_csamul_cla16_fa1_9_out(.a(s_csamul_cla16_and1_9[0]), .b(s_csamul_cla16_fa2_8_xor1[0]), .cin(s_csamul_cla16_fa1_8_or0[0]), .fa_xor1(s_csamul_cla16_fa1_9_xor1), .fa_or0(s_csamul_cla16_fa1_9_or0));
and_gate and_gate_s_csamul_cla16_and2_9(.a(a[2]), .b(b[9]), .out(s_csamul_cla16_and2_9));
fa fa_s_csamul_cla16_fa2_9_out(.a(s_csamul_cla16_and2_9[0]), .b(s_csamul_cla16_fa3_8_xor1[0]), .cin(s_csamul_cla16_fa2_8_or0[0]), .fa_xor1(s_csamul_cla16_fa2_9_xor1), .fa_or0(s_csamul_cla16_fa2_9_or0));
and_gate and_gate_s_csamul_cla16_and3_9(.a(a[3]), .b(b[9]), .out(s_csamul_cla16_and3_9));
fa fa_s_csamul_cla16_fa3_9_out(.a(s_csamul_cla16_and3_9[0]), .b(s_csamul_cla16_fa4_8_xor1[0]), .cin(s_csamul_cla16_fa3_8_or0[0]), .fa_xor1(s_csamul_cla16_fa3_9_xor1), .fa_or0(s_csamul_cla16_fa3_9_or0));
and_gate and_gate_s_csamul_cla16_and4_9(.a(a[4]), .b(b[9]), .out(s_csamul_cla16_and4_9));
fa fa_s_csamul_cla16_fa4_9_out(.a(s_csamul_cla16_and4_9[0]), .b(s_csamul_cla16_fa5_8_xor1[0]), .cin(s_csamul_cla16_fa4_8_or0[0]), .fa_xor1(s_csamul_cla16_fa4_9_xor1), .fa_or0(s_csamul_cla16_fa4_9_or0));
and_gate and_gate_s_csamul_cla16_and5_9(.a(a[5]), .b(b[9]), .out(s_csamul_cla16_and5_9));
fa fa_s_csamul_cla16_fa5_9_out(.a(s_csamul_cla16_and5_9[0]), .b(s_csamul_cla16_fa6_8_xor1[0]), .cin(s_csamul_cla16_fa5_8_or0[0]), .fa_xor1(s_csamul_cla16_fa5_9_xor1), .fa_or0(s_csamul_cla16_fa5_9_or0));
and_gate and_gate_s_csamul_cla16_and6_9(.a(a[6]), .b(b[9]), .out(s_csamul_cla16_and6_9));
fa fa_s_csamul_cla16_fa6_9_out(.a(s_csamul_cla16_and6_9[0]), .b(s_csamul_cla16_fa7_8_xor1[0]), .cin(s_csamul_cla16_fa6_8_or0[0]), .fa_xor1(s_csamul_cla16_fa6_9_xor1), .fa_or0(s_csamul_cla16_fa6_9_or0));
and_gate and_gate_s_csamul_cla16_and7_9(.a(a[7]), .b(b[9]), .out(s_csamul_cla16_and7_9));
fa fa_s_csamul_cla16_fa7_9_out(.a(s_csamul_cla16_and7_9[0]), .b(s_csamul_cla16_fa8_8_xor1[0]), .cin(s_csamul_cla16_fa7_8_or0[0]), .fa_xor1(s_csamul_cla16_fa7_9_xor1), .fa_or0(s_csamul_cla16_fa7_9_or0));
and_gate and_gate_s_csamul_cla16_and8_9(.a(a[8]), .b(b[9]), .out(s_csamul_cla16_and8_9));
fa fa_s_csamul_cla16_fa8_9_out(.a(s_csamul_cla16_and8_9[0]), .b(s_csamul_cla16_fa9_8_xor1[0]), .cin(s_csamul_cla16_fa8_8_or0[0]), .fa_xor1(s_csamul_cla16_fa8_9_xor1), .fa_or0(s_csamul_cla16_fa8_9_or0));
and_gate and_gate_s_csamul_cla16_and9_9(.a(a[9]), .b(b[9]), .out(s_csamul_cla16_and9_9));
fa fa_s_csamul_cla16_fa9_9_out(.a(s_csamul_cla16_and9_9[0]), .b(s_csamul_cla16_fa10_8_xor1[0]), .cin(s_csamul_cla16_fa9_8_or0[0]), .fa_xor1(s_csamul_cla16_fa9_9_xor1), .fa_or0(s_csamul_cla16_fa9_9_or0));
and_gate and_gate_s_csamul_cla16_and10_9(.a(a[10]), .b(b[9]), .out(s_csamul_cla16_and10_9));
fa fa_s_csamul_cla16_fa10_9_out(.a(s_csamul_cla16_and10_9[0]), .b(s_csamul_cla16_fa11_8_xor1[0]), .cin(s_csamul_cla16_fa10_8_or0[0]), .fa_xor1(s_csamul_cla16_fa10_9_xor1), .fa_or0(s_csamul_cla16_fa10_9_or0));
and_gate and_gate_s_csamul_cla16_and11_9(.a(a[11]), .b(b[9]), .out(s_csamul_cla16_and11_9));
fa fa_s_csamul_cla16_fa11_9_out(.a(s_csamul_cla16_and11_9[0]), .b(s_csamul_cla16_fa12_8_xor1[0]), .cin(s_csamul_cla16_fa11_8_or0[0]), .fa_xor1(s_csamul_cla16_fa11_9_xor1), .fa_or0(s_csamul_cla16_fa11_9_or0));
and_gate and_gate_s_csamul_cla16_and12_9(.a(a[12]), .b(b[9]), .out(s_csamul_cla16_and12_9));
fa fa_s_csamul_cla16_fa12_9_out(.a(s_csamul_cla16_and12_9[0]), .b(s_csamul_cla16_fa13_8_xor1[0]), .cin(s_csamul_cla16_fa12_8_or0[0]), .fa_xor1(s_csamul_cla16_fa12_9_xor1), .fa_or0(s_csamul_cla16_fa12_9_or0));
and_gate and_gate_s_csamul_cla16_and13_9(.a(a[13]), .b(b[9]), .out(s_csamul_cla16_and13_9));
fa fa_s_csamul_cla16_fa13_9_out(.a(s_csamul_cla16_and13_9[0]), .b(s_csamul_cla16_fa14_8_xor1[0]), .cin(s_csamul_cla16_fa13_8_or0[0]), .fa_xor1(s_csamul_cla16_fa13_9_xor1), .fa_or0(s_csamul_cla16_fa13_9_or0));
and_gate and_gate_s_csamul_cla16_and14_9(.a(a[14]), .b(b[9]), .out(s_csamul_cla16_and14_9));
fa fa_s_csamul_cla16_fa14_9_out(.a(s_csamul_cla16_and14_9[0]), .b(s_csamul_cla16_ha15_8_xor0[0]), .cin(s_csamul_cla16_fa14_8_or0[0]), .fa_xor1(s_csamul_cla16_fa14_9_xor1), .fa_or0(s_csamul_cla16_fa14_9_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_9(.a(a[15]), .b(b[9]), .out(s_csamul_cla16_nand15_9));
ha ha_s_csamul_cla16_ha15_9_out(.a(s_csamul_cla16_nand15_9[0]), .b(s_csamul_cla16_ha15_8_and0[0]), .ha_xor0(s_csamul_cla16_ha15_9_xor0), .ha_and0(s_csamul_cla16_ha15_9_and0));
and_gate and_gate_s_csamul_cla16_and0_10(.a(a[0]), .b(b[10]), .out(s_csamul_cla16_and0_10));
fa fa_s_csamul_cla16_fa0_10_out(.a(s_csamul_cla16_and0_10[0]), .b(s_csamul_cla16_fa1_9_xor1[0]), .cin(s_csamul_cla16_fa0_9_or0[0]), .fa_xor1(s_csamul_cla16_fa0_10_xor1), .fa_or0(s_csamul_cla16_fa0_10_or0));
and_gate and_gate_s_csamul_cla16_and1_10(.a(a[1]), .b(b[10]), .out(s_csamul_cla16_and1_10));
fa fa_s_csamul_cla16_fa1_10_out(.a(s_csamul_cla16_and1_10[0]), .b(s_csamul_cla16_fa2_9_xor1[0]), .cin(s_csamul_cla16_fa1_9_or0[0]), .fa_xor1(s_csamul_cla16_fa1_10_xor1), .fa_or0(s_csamul_cla16_fa1_10_or0));
and_gate and_gate_s_csamul_cla16_and2_10(.a(a[2]), .b(b[10]), .out(s_csamul_cla16_and2_10));
fa fa_s_csamul_cla16_fa2_10_out(.a(s_csamul_cla16_and2_10[0]), .b(s_csamul_cla16_fa3_9_xor1[0]), .cin(s_csamul_cla16_fa2_9_or0[0]), .fa_xor1(s_csamul_cla16_fa2_10_xor1), .fa_or0(s_csamul_cla16_fa2_10_or0));
and_gate and_gate_s_csamul_cla16_and3_10(.a(a[3]), .b(b[10]), .out(s_csamul_cla16_and3_10));
fa fa_s_csamul_cla16_fa3_10_out(.a(s_csamul_cla16_and3_10[0]), .b(s_csamul_cla16_fa4_9_xor1[0]), .cin(s_csamul_cla16_fa3_9_or0[0]), .fa_xor1(s_csamul_cla16_fa3_10_xor1), .fa_or0(s_csamul_cla16_fa3_10_or0));
and_gate and_gate_s_csamul_cla16_and4_10(.a(a[4]), .b(b[10]), .out(s_csamul_cla16_and4_10));
fa fa_s_csamul_cla16_fa4_10_out(.a(s_csamul_cla16_and4_10[0]), .b(s_csamul_cla16_fa5_9_xor1[0]), .cin(s_csamul_cla16_fa4_9_or0[0]), .fa_xor1(s_csamul_cla16_fa4_10_xor1), .fa_or0(s_csamul_cla16_fa4_10_or0));
and_gate and_gate_s_csamul_cla16_and5_10(.a(a[5]), .b(b[10]), .out(s_csamul_cla16_and5_10));
fa fa_s_csamul_cla16_fa5_10_out(.a(s_csamul_cla16_and5_10[0]), .b(s_csamul_cla16_fa6_9_xor1[0]), .cin(s_csamul_cla16_fa5_9_or0[0]), .fa_xor1(s_csamul_cla16_fa5_10_xor1), .fa_or0(s_csamul_cla16_fa5_10_or0));
and_gate and_gate_s_csamul_cla16_and6_10(.a(a[6]), .b(b[10]), .out(s_csamul_cla16_and6_10));
fa fa_s_csamul_cla16_fa6_10_out(.a(s_csamul_cla16_and6_10[0]), .b(s_csamul_cla16_fa7_9_xor1[0]), .cin(s_csamul_cla16_fa6_9_or0[0]), .fa_xor1(s_csamul_cla16_fa6_10_xor1), .fa_or0(s_csamul_cla16_fa6_10_or0));
and_gate and_gate_s_csamul_cla16_and7_10(.a(a[7]), .b(b[10]), .out(s_csamul_cla16_and7_10));
fa fa_s_csamul_cla16_fa7_10_out(.a(s_csamul_cla16_and7_10[0]), .b(s_csamul_cla16_fa8_9_xor1[0]), .cin(s_csamul_cla16_fa7_9_or0[0]), .fa_xor1(s_csamul_cla16_fa7_10_xor1), .fa_or0(s_csamul_cla16_fa7_10_or0));
and_gate and_gate_s_csamul_cla16_and8_10(.a(a[8]), .b(b[10]), .out(s_csamul_cla16_and8_10));
fa fa_s_csamul_cla16_fa8_10_out(.a(s_csamul_cla16_and8_10[0]), .b(s_csamul_cla16_fa9_9_xor1[0]), .cin(s_csamul_cla16_fa8_9_or0[0]), .fa_xor1(s_csamul_cla16_fa8_10_xor1), .fa_or0(s_csamul_cla16_fa8_10_or0));
and_gate and_gate_s_csamul_cla16_and9_10(.a(a[9]), .b(b[10]), .out(s_csamul_cla16_and9_10));
fa fa_s_csamul_cla16_fa9_10_out(.a(s_csamul_cla16_and9_10[0]), .b(s_csamul_cla16_fa10_9_xor1[0]), .cin(s_csamul_cla16_fa9_9_or0[0]), .fa_xor1(s_csamul_cla16_fa9_10_xor1), .fa_or0(s_csamul_cla16_fa9_10_or0));
and_gate and_gate_s_csamul_cla16_and10_10(.a(a[10]), .b(b[10]), .out(s_csamul_cla16_and10_10));
fa fa_s_csamul_cla16_fa10_10_out(.a(s_csamul_cla16_and10_10[0]), .b(s_csamul_cla16_fa11_9_xor1[0]), .cin(s_csamul_cla16_fa10_9_or0[0]), .fa_xor1(s_csamul_cla16_fa10_10_xor1), .fa_or0(s_csamul_cla16_fa10_10_or0));
and_gate and_gate_s_csamul_cla16_and11_10(.a(a[11]), .b(b[10]), .out(s_csamul_cla16_and11_10));
fa fa_s_csamul_cla16_fa11_10_out(.a(s_csamul_cla16_and11_10[0]), .b(s_csamul_cla16_fa12_9_xor1[0]), .cin(s_csamul_cla16_fa11_9_or0[0]), .fa_xor1(s_csamul_cla16_fa11_10_xor1), .fa_or0(s_csamul_cla16_fa11_10_or0));
and_gate and_gate_s_csamul_cla16_and12_10(.a(a[12]), .b(b[10]), .out(s_csamul_cla16_and12_10));
fa fa_s_csamul_cla16_fa12_10_out(.a(s_csamul_cla16_and12_10[0]), .b(s_csamul_cla16_fa13_9_xor1[0]), .cin(s_csamul_cla16_fa12_9_or0[0]), .fa_xor1(s_csamul_cla16_fa12_10_xor1), .fa_or0(s_csamul_cla16_fa12_10_or0));
and_gate and_gate_s_csamul_cla16_and13_10(.a(a[13]), .b(b[10]), .out(s_csamul_cla16_and13_10));
fa fa_s_csamul_cla16_fa13_10_out(.a(s_csamul_cla16_and13_10[0]), .b(s_csamul_cla16_fa14_9_xor1[0]), .cin(s_csamul_cla16_fa13_9_or0[0]), .fa_xor1(s_csamul_cla16_fa13_10_xor1), .fa_or0(s_csamul_cla16_fa13_10_or0));
and_gate and_gate_s_csamul_cla16_and14_10(.a(a[14]), .b(b[10]), .out(s_csamul_cla16_and14_10));
fa fa_s_csamul_cla16_fa14_10_out(.a(s_csamul_cla16_and14_10[0]), .b(s_csamul_cla16_ha15_9_xor0[0]), .cin(s_csamul_cla16_fa14_9_or0[0]), .fa_xor1(s_csamul_cla16_fa14_10_xor1), .fa_or0(s_csamul_cla16_fa14_10_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_10(.a(a[15]), .b(b[10]), .out(s_csamul_cla16_nand15_10));
ha ha_s_csamul_cla16_ha15_10_out(.a(s_csamul_cla16_nand15_10[0]), .b(s_csamul_cla16_ha15_9_and0[0]), .ha_xor0(s_csamul_cla16_ha15_10_xor0), .ha_and0(s_csamul_cla16_ha15_10_and0));
and_gate and_gate_s_csamul_cla16_and0_11(.a(a[0]), .b(b[11]), .out(s_csamul_cla16_and0_11));
fa fa_s_csamul_cla16_fa0_11_out(.a(s_csamul_cla16_and0_11[0]), .b(s_csamul_cla16_fa1_10_xor1[0]), .cin(s_csamul_cla16_fa0_10_or0[0]), .fa_xor1(s_csamul_cla16_fa0_11_xor1), .fa_or0(s_csamul_cla16_fa0_11_or0));
and_gate and_gate_s_csamul_cla16_and1_11(.a(a[1]), .b(b[11]), .out(s_csamul_cla16_and1_11));
fa fa_s_csamul_cla16_fa1_11_out(.a(s_csamul_cla16_and1_11[0]), .b(s_csamul_cla16_fa2_10_xor1[0]), .cin(s_csamul_cla16_fa1_10_or0[0]), .fa_xor1(s_csamul_cla16_fa1_11_xor1), .fa_or0(s_csamul_cla16_fa1_11_or0));
and_gate and_gate_s_csamul_cla16_and2_11(.a(a[2]), .b(b[11]), .out(s_csamul_cla16_and2_11));
fa fa_s_csamul_cla16_fa2_11_out(.a(s_csamul_cla16_and2_11[0]), .b(s_csamul_cla16_fa3_10_xor1[0]), .cin(s_csamul_cla16_fa2_10_or0[0]), .fa_xor1(s_csamul_cla16_fa2_11_xor1), .fa_or0(s_csamul_cla16_fa2_11_or0));
and_gate and_gate_s_csamul_cla16_and3_11(.a(a[3]), .b(b[11]), .out(s_csamul_cla16_and3_11));
fa fa_s_csamul_cla16_fa3_11_out(.a(s_csamul_cla16_and3_11[0]), .b(s_csamul_cla16_fa4_10_xor1[0]), .cin(s_csamul_cla16_fa3_10_or0[0]), .fa_xor1(s_csamul_cla16_fa3_11_xor1), .fa_or0(s_csamul_cla16_fa3_11_or0));
and_gate and_gate_s_csamul_cla16_and4_11(.a(a[4]), .b(b[11]), .out(s_csamul_cla16_and4_11));
fa fa_s_csamul_cla16_fa4_11_out(.a(s_csamul_cla16_and4_11[0]), .b(s_csamul_cla16_fa5_10_xor1[0]), .cin(s_csamul_cla16_fa4_10_or0[0]), .fa_xor1(s_csamul_cla16_fa4_11_xor1), .fa_or0(s_csamul_cla16_fa4_11_or0));
and_gate and_gate_s_csamul_cla16_and5_11(.a(a[5]), .b(b[11]), .out(s_csamul_cla16_and5_11));
fa fa_s_csamul_cla16_fa5_11_out(.a(s_csamul_cla16_and5_11[0]), .b(s_csamul_cla16_fa6_10_xor1[0]), .cin(s_csamul_cla16_fa5_10_or0[0]), .fa_xor1(s_csamul_cla16_fa5_11_xor1), .fa_or0(s_csamul_cla16_fa5_11_or0));
and_gate and_gate_s_csamul_cla16_and6_11(.a(a[6]), .b(b[11]), .out(s_csamul_cla16_and6_11));
fa fa_s_csamul_cla16_fa6_11_out(.a(s_csamul_cla16_and6_11[0]), .b(s_csamul_cla16_fa7_10_xor1[0]), .cin(s_csamul_cla16_fa6_10_or0[0]), .fa_xor1(s_csamul_cla16_fa6_11_xor1), .fa_or0(s_csamul_cla16_fa6_11_or0));
and_gate and_gate_s_csamul_cla16_and7_11(.a(a[7]), .b(b[11]), .out(s_csamul_cla16_and7_11));
fa fa_s_csamul_cla16_fa7_11_out(.a(s_csamul_cla16_and7_11[0]), .b(s_csamul_cla16_fa8_10_xor1[0]), .cin(s_csamul_cla16_fa7_10_or0[0]), .fa_xor1(s_csamul_cla16_fa7_11_xor1), .fa_or0(s_csamul_cla16_fa7_11_or0));
and_gate and_gate_s_csamul_cla16_and8_11(.a(a[8]), .b(b[11]), .out(s_csamul_cla16_and8_11));
fa fa_s_csamul_cla16_fa8_11_out(.a(s_csamul_cla16_and8_11[0]), .b(s_csamul_cla16_fa9_10_xor1[0]), .cin(s_csamul_cla16_fa8_10_or0[0]), .fa_xor1(s_csamul_cla16_fa8_11_xor1), .fa_or0(s_csamul_cla16_fa8_11_or0));
and_gate and_gate_s_csamul_cla16_and9_11(.a(a[9]), .b(b[11]), .out(s_csamul_cla16_and9_11));
fa fa_s_csamul_cla16_fa9_11_out(.a(s_csamul_cla16_and9_11[0]), .b(s_csamul_cla16_fa10_10_xor1[0]), .cin(s_csamul_cla16_fa9_10_or0[0]), .fa_xor1(s_csamul_cla16_fa9_11_xor1), .fa_or0(s_csamul_cla16_fa9_11_or0));
and_gate and_gate_s_csamul_cla16_and10_11(.a(a[10]), .b(b[11]), .out(s_csamul_cla16_and10_11));
fa fa_s_csamul_cla16_fa10_11_out(.a(s_csamul_cla16_and10_11[0]), .b(s_csamul_cla16_fa11_10_xor1[0]), .cin(s_csamul_cla16_fa10_10_or0[0]), .fa_xor1(s_csamul_cla16_fa10_11_xor1), .fa_or0(s_csamul_cla16_fa10_11_or0));
and_gate and_gate_s_csamul_cla16_and11_11(.a(a[11]), .b(b[11]), .out(s_csamul_cla16_and11_11));
fa fa_s_csamul_cla16_fa11_11_out(.a(s_csamul_cla16_and11_11[0]), .b(s_csamul_cla16_fa12_10_xor1[0]), .cin(s_csamul_cla16_fa11_10_or0[0]), .fa_xor1(s_csamul_cla16_fa11_11_xor1), .fa_or0(s_csamul_cla16_fa11_11_or0));
and_gate and_gate_s_csamul_cla16_and12_11(.a(a[12]), .b(b[11]), .out(s_csamul_cla16_and12_11));
fa fa_s_csamul_cla16_fa12_11_out(.a(s_csamul_cla16_and12_11[0]), .b(s_csamul_cla16_fa13_10_xor1[0]), .cin(s_csamul_cla16_fa12_10_or0[0]), .fa_xor1(s_csamul_cla16_fa12_11_xor1), .fa_or0(s_csamul_cla16_fa12_11_or0));
and_gate and_gate_s_csamul_cla16_and13_11(.a(a[13]), .b(b[11]), .out(s_csamul_cla16_and13_11));
fa fa_s_csamul_cla16_fa13_11_out(.a(s_csamul_cla16_and13_11[0]), .b(s_csamul_cla16_fa14_10_xor1[0]), .cin(s_csamul_cla16_fa13_10_or0[0]), .fa_xor1(s_csamul_cla16_fa13_11_xor1), .fa_or0(s_csamul_cla16_fa13_11_or0));
and_gate and_gate_s_csamul_cla16_and14_11(.a(a[14]), .b(b[11]), .out(s_csamul_cla16_and14_11));
fa fa_s_csamul_cla16_fa14_11_out(.a(s_csamul_cla16_and14_11[0]), .b(s_csamul_cla16_ha15_10_xor0[0]), .cin(s_csamul_cla16_fa14_10_or0[0]), .fa_xor1(s_csamul_cla16_fa14_11_xor1), .fa_or0(s_csamul_cla16_fa14_11_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_11(.a(a[15]), .b(b[11]), .out(s_csamul_cla16_nand15_11));
ha ha_s_csamul_cla16_ha15_11_out(.a(s_csamul_cla16_nand15_11[0]), .b(s_csamul_cla16_ha15_10_and0[0]), .ha_xor0(s_csamul_cla16_ha15_11_xor0), .ha_and0(s_csamul_cla16_ha15_11_and0));
and_gate and_gate_s_csamul_cla16_and0_12(.a(a[0]), .b(b[12]), .out(s_csamul_cla16_and0_12));
fa fa_s_csamul_cla16_fa0_12_out(.a(s_csamul_cla16_and0_12[0]), .b(s_csamul_cla16_fa1_11_xor1[0]), .cin(s_csamul_cla16_fa0_11_or0[0]), .fa_xor1(s_csamul_cla16_fa0_12_xor1), .fa_or0(s_csamul_cla16_fa0_12_or0));
and_gate and_gate_s_csamul_cla16_and1_12(.a(a[1]), .b(b[12]), .out(s_csamul_cla16_and1_12));
fa fa_s_csamul_cla16_fa1_12_out(.a(s_csamul_cla16_and1_12[0]), .b(s_csamul_cla16_fa2_11_xor1[0]), .cin(s_csamul_cla16_fa1_11_or0[0]), .fa_xor1(s_csamul_cla16_fa1_12_xor1), .fa_or0(s_csamul_cla16_fa1_12_or0));
and_gate and_gate_s_csamul_cla16_and2_12(.a(a[2]), .b(b[12]), .out(s_csamul_cla16_and2_12));
fa fa_s_csamul_cla16_fa2_12_out(.a(s_csamul_cla16_and2_12[0]), .b(s_csamul_cla16_fa3_11_xor1[0]), .cin(s_csamul_cla16_fa2_11_or0[0]), .fa_xor1(s_csamul_cla16_fa2_12_xor1), .fa_or0(s_csamul_cla16_fa2_12_or0));
and_gate and_gate_s_csamul_cla16_and3_12(.a(a[3]), .b(b[12]), .out(s_csamul_cla16_and3_12));
fa fa_s_csamul_cla16_fa3_12_out(.a(s_csamul_cla16_and3_12[0]), .b(s_csamul_cla16_fa4_11_xor1[0]), .cin(s_csamul_cla16_fa3_11_or0[0]), .fa_xor1(s_csamul_cla16_fa3_12_xor1), .fa_or0(s_csamul_cla16_fa3_12_or0));
and_gate and_gate_s_csamul_cla16_and4_12(.a(a[4]), .b(b[12]), .out(s_csamul_cla16_and4_12));
fa fa_s_csamul_cla16_fa4_12_out(.a(s_csamul_cla16_and4_12[0]), .b(s_csamul_cla16_fa5_11_xor1[0]), .cin(s_csamul_cla16_fa4_11_or0[0]), .fa_xor1(s_csamul_cla16_fa4_12_xor1), .fa_or0(s_csamul_cla16_fa4_12_or0));
and_gate and_gate_s_csamul_cla16_and5_12(.a(a[5]), .b(b[12]), .out(s_csamul_cla16_and5_12));
fa fa_s_csamul_cla16_fa5_12_out(.a(s_csamul_cla16_and5_12[0]), .b(s_csamul_cla16_fa6_11_xor1[0]), .cin(s_csamul_cla16_fa5_11_or0[0]), .fa_xor1(s_csamul_cla16_fa5_12_xor1), .fa_or0(s_csamul_cla16_fa5_12_or0));
and_gate and_gate_s_csamul_cla16_and6_12(.a(a[6]), .b(b[12]), .out(s_csamul_cla16_and6_12));
fa fa_s_csamul_cla16_fa6_12_out(.a(s_csamul_cla16_and6_12[0]), .b(s_csamul_cla16_fa7_11_xor1[0]), .cin(s_csamul_cla16_fa6_11_or0[0]), .fa_xor1(s_csamul_cla16_fa6_12_xor1), .fa_or0(s_csamul_cla16_fa6_12_or0));
and_gate and_gate_s_csamul_cla16_and7_12(.a(a[7]), .b(b[12]), .out(s_csamul_cla16_and7_12));
fa fa_s_csamul_cla16_fa7_12_out(.a(s_csamul_cla16_and7_12[0]), .b(s_csamul_cla16_fa8_11_xor1[0]), .cin(s_csamul_cla16_fa7_11_or0[0]), .fa_xor1(s_csamul_cla16_fa7_12_xor1), .fa_or0(s_csamul_cla16_fa7_12_or0));
and_gate and_gate_s_csamul_cla16_and8_12(.a(a[8]), .b(b[12]), .out(s_csamul_cla16_and8_12));
fa fa_s_csamul_cla16_fa8_12_out(.a(s_csamul_cla16_and8_12[0]), .b(s_csamul_cla16_fa9_11_xor1[0]), .cin(s_csamul_cla16_fa8_11_or0[0]), .fa_xor1(s_csamul_cla16_fa8_12_xor1), .fa_or0(s_csamul_cla16_fa8_12_or0));
and_gate and_gate_s_csamul_cla16_and9_12(.a(a[9]), .b(b[12]), .out(s_csamul_cla16_and9_12));
fa fa_s_csamul_cla16_fa9_12_out(.a(s_csamul_cla16_and9_12[0]), .b(s_csamul_cla16_fa10_11_xor1[0]), .cin(s_csamul_cla16_fa9_11_or0[0]), .fa_xor1(s_csamul_cla16_fa9_12_xor1), .fa_or0(s_csamul_cla16_fa9_12_or0));
and_gate and_gate_s_csamul_cla16_and10_12(.a(a[10]), .b(b[12]), .out(s_csamul_cla16_and10_12));
fa fa_s_csamul_cla16_fa10_12_out(.a(s_csamul_cla16_and10_12[0]), .b(s_csamul_cla16_fa11_11_xor1[0]), .cin(s_csamul_cla16_fa10_11_or0[0]), .fa_xor1(s_csamul_cla16_fa10_12_xor1), .fa_or0(s_csamul_cla16_fa10_12_or0));
and_gate and_gate_s_csamul_cla16_and11_12(.a(a[11]), .b(b[12]), .out(s_csamul_cla16_and11_12));
fa fa_s_csamul_cla16_fa11_12_out(.a(s_csamul_cla16_and11_12[0]), .b(s_csamul_cla16_fa12_11_xor1[0]), .cin(s_csamul_cla16_fa11_11_or0[0]), .fa_xor1(s_csamul_cla16_fa11_12_xor1), .fa_or0(s_csamul_cla16_fa11_12_or0));
and_gate and_gate_s_csamul_cla16_and12_12(.a(a[12]), .b(b[12]), .out(s_csamul_cla16_and12_12));
fa fa_s_csamul_cla16_fa12_12_out(.a(s_csamul_cla16_and12_12[0]), .b(s_csamul_cla16_fa13_11_xor1[0]), .cin(s_csamul_cla16_fa12_11_or0[0]), .fa_xor1(s_csamul_cla16_fa12_12_xor1), .fa_or0(s_csamul_cla16_fa12_12_or0));
and_gate and_gate_s_csamul_cla16_and13_12(.a(a[13]), .b(b[12]), .out(s_csamul_cla16_and13_12));
fa fa_s_csamul_cla16_fa13_12_out(.a(s_csamul_cla16_and13_12[0]), .b(s_csamul_cla16_fa14_11_xor1[0]), .cin(s_csamul_cla16_fa13_11_or0[0]), .fa_xor1(s_csamul_cla16_fa13_12_xor1), .fa_or0(s_csamul_cla16_fa13_12_or0));
and_gate and_gate_s_csamul_cla16_and14_12(.a(a[14]), .b(b[12]), .out(s_csamul_cla16_and14_12));
fa fa_s_csamul_cla16_fa14_12_out(.a(s_csamul_cla16_and14_12[0]), .b(s_csamul_cla16_ha15_11_xor0[0]), .cin(s_csamul_cla16_fa14_11_or0[0]), .fa_xor1(s_csamul_cla16_fa14_12_xor1), .fa_or0(s_csamul_cla16_fa14_12_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_12(.a(a[15]), .b(b[12]), .out(s_csamul_cla16_nand15_12));
ha ha_s_csamul_cla16_ha15_12_out(.a(s_csamul_cla16_nand15_12[0]), .b(s_csamul_cla16_ha15_11_and0[0]), .ha_xor0(s_csamul_cla16_ha15_12_xor0), .ha_and0(s_csamul_cla16_ha15_12_and0));
and_gate and_gate_s_csamul_cla16_and0_13(.a(a[0]), .b(b[13]), .out(s_csamul_cla16_and0_13));
fa fa_s_csamul_cla16_fa0_13_out(.a(s_csamul_cla16_and0_13[0]), .b(s_csamul_cla16_fa1_12_xor1[0]), .cin(s_csamul_cla16_fa0_12_or0[0]), .fa_xor1(s_csamul_cla16_fa0_13_xor1), .fa_or0(s_csamul_cla16_fa0_13_or0));
and_gate and_gate_s_csamul_cla16_and1_13(.a(a[1]), .b(b[13]), .out(s_csamul_cla16_and1_13));
fa fa_s_csamul_cla16_fa1_13_out(.a(s_csamul_cla16_and1_13[0]), .b(s_csamul_cla16_fa2_12_xor1[0]), .cin(s_csamul_cla16_fa1_12_or0[0]), .fa_xor1(s_csamul_cla16_fa1_13_xor1), .fa_or0(s_csamul_cla16_fa1_13_or0));
and_gate and_gate_s_csamul_cla16_and2_13(.a(a[2]), .b(b[13]), .out(s_csamul_cla16_and2_13));
fa fa_s_csamul_cla16_fa2_13_out(.a(s_csamul_cla16_and2_13[0]), .b(s_csamul_cla16_fa3_12_xor1[0]), .cin(s_csamul_cla16_fa2_12_or0[0]), .fa_xor1(s_csamul_cla16_fa2_13_xor1), .fa_or0(s_csamul_cla16_fa2_13_or0));
and_gate and_gate_s_csamul_cla16_and3_13(.a(a[3]), .b(b[13]), .out(s_csamul_cla16_and3_13));
fa fa_s_csamul_cla16_fa3_13_out(.a(s_csamul_cla16_and3_13[0]), .b(s_csamul_cla16_fa4_12_xor1[0]), .cin(s_csamul_cla16_fa3_12_or0[0]), .fa_xor1(s_csamul_cla16_fa3_13_xor1), .fa_or0(s_csamul_cla16_fa3_13_or0));
and_gate and_gate_s_csamul_cla16_and4_13(.a(a[4]), .b(b[13]), .out(s_csamul_cla16_and4_13));
fa fa_s_csamul_cla16_fa4_13_out(.a(s_csamul_cla16_and4_13[0]), .b(s_csamul_cla16_fa5_12_xor1[0]), .cin(s_csamul_cla16_fa4_12_or0[0]), .fa_xor1(s_csamul_cla16_fa4_13_xor1), .fa_or0(s_csamul_cla16_fa4_13_or0));
and_gate and_gate_s_csamul_cla16_and5_13(.a(a[5]), .b(b[13]), .out(s_csamul_cla16_and5_13));
fa fa_s_csamul_cla16_fa5_13_out(.a(s_csamul_cla16_and5_13[0]), .b(s_csamul_cla16_fa6_12_xor1[0]), .cin(s_csamul_cla16_fa5_12_or0[0]), .fa_xor1(s_csamul_cla16_fa5_13_xor1), .fa_or0(s_csamul_cla16_fa5_13_or0));
and_gate and_gate_s_csamul_cla16_and6_13(.a(a[6]), .b(b[13]), .out(s_csamul_cla16_and6_13));
fa fa_s_csamul_cla16_fa6_13_out(.a(s_csamul_cla16_and6_13[0]), .b(s_csamul_cla16_fa7_12_xor1[0]), .cin(s_csamul_cla16_fa6_12_or0[0]), .fa_xor1(s_csamul_cla16_fa6_13_xor1), .fa_or0(s_csamul_cla16_fa6_13_or0));
and_gate and_gate_s_csamul_cla16_and7_13(.a(a[7]), .b(b[13]), .out(s_csamul_cla16_and7_13));
fa fa_s_csamul_cla16_fa7_13_out(.a(s_csamul_cla16_and7_13[0]), .b(s_csamul_cla16_fa8_12_xor1[0]), .cin(s_csamul_cla16_fa7_12_or0[0]), .fa_xor1(s_csamul_cla16_fa7_13_xor1), .fa_or0(s_csamul_cla16_fa7_13_or0));
and_gate and_gate_s_csamul_cla16_and8_13(.a(a[8]), .b(b[13]), .out(s_csamul_cla16_and8_13));
fa fa_s_csamul_cla16_fa8_13_out(.a(s_csamul_cla16_and8_13[0]), .b(s_csamul_cla16_fa9_12_xor1[0]), .cin(s_csamul_cla16_fa8_12_or0[0]), .fa_xor1(s_csamul_cla16_fa8_13_xor1), .fa_or0(s_csamul_cla16_fa8_13_or0));
and_gate and_gate_s_csamul_cla16_and9_13(.a(a[9]), .b(b[13]), .out(s_csamul_cla16_and9_13));
fa fa_s_csamul_cla16_fa9_13_out(.a(s_csamul_cla16_and9_13[0]), .b(s_csamul_cla16_fa10_12_xor1[0]), .cin(s_csamul_cla16_fa9_12_or0[0]), .fa_xor1(s_csamul_cla16_fa9_13_xor1), .fa_or0(s_csamul_cla16_fa9_13_or0));
and_gate and_gate_s_csamul_cla16_and10_13(.a(a[10]), .b(b[13]), .out(s_csamul_cla16_and10_13));
fa fa_s_csamul_cla16_fa10_13_out(.a(s_csamul_cla16_and10_13[0]), .b(s_csamul_cla16_fa11_12_xor1[0]), .cin(s_csamul_cla16_fa10_12_or0[0]), .fa_xor1(s_csamul_cla16_fa10_13_xor1), .fa_or0(s_csamul_cla16_fa10_13_or0));
and_gate and_gate_s_csamul_cla16_and11_13(.a(a[11]), .b(b[13]), .out(s_csamul_cla16_and11_13));
fa fa_s_csamul_cla16_fa11_13_out(.a(s_csamul_cla16_and11_13[0]), .b(s_csamul_cla16_fa12_12_xor1[0]), .cin(s_csamul_cla16_fa11_12_or0[0]), .fa_xor1(s_csamul_cla16_fa11_13_xor1), .fa_or0(s_csamul_cla16_fa11_13_or0));
and_gate and_gate_s_csamul_cla16_and12_13(.a(a[12]), .b(b[13]), .out(s_csamul_cla16_and12_13));
fa fa_s_csamul_cla16_fa12_13_out(.a(s_csamul_cla16_and12_13[0]), .b(s_csamul_cla16_fa13_12_xor1[0]), .cin(s_csamul_cla16_fa12_12_or0[0]), .fa_xor1(s_csamul_cla16_fa12_13_xor1), .fa_or0(s_csamul_cla16_fa12_13_or0));
and_gate and_gate_s_csamul_cla16_and13_13(.a(a[13]), .b(b[13]), .out(s_csamul_cla16_and13_13));
fa fa_s_csamul_cla16_fa13_13_out(.a(s_csamul_cla16_and13_13[0]), .b(s_csamul_cla16_fa14_12_xor1[0]), .cin(s_csamul_cla16_fa13_12_or0[0]), .fa_xor1(s_csamul_cla16_fa13_13_xor1), .fa_or0(s_csamul_cla16_fa13_13_or0));
and_gate and_gate_s_csamul_cla16_and14_13(.a(a[14]), .b(b[13]), .out(s_csamul_cla16_and14_13));
fa fa_s_csamul_cla16_fa14_13_out(.a(s_csamul_cla16_and14_13[0]), .b(s_csamul_cla16_ha15_12_xor0[0]), .cin(s_csamul_cla16_fa14_12_or0[0]), .fa_xor1(s_csamul_cla16_fa14_13_xor1), .fa_or0(s_csamul_cla16_fa14_13_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_13(.a(a[15]), .b(b[13]), .out(s_csamul_cla16_nand15_13));
ha ha_s_csamul_cla16_ha15_13_out(.a(s_csamul_cla16_nand15_13[0]), .b(s_csamul_cla16_ha15_12_and0[0]), .ha_xor0(s_csamul_cla16_ha15_13_xor0), .ha_and0(s_csamul_cla16_ha15_13_and0));
and_gate and_gate_s_csamul_cla16_and0_14(.a(a[0]), .b(b[14]), .out(s_csamul_cla16_and0_14));
fa fa_s_csamul_cla16_fa0_14_out(.a(s_csamul_cla16_and0_14[0]), .b(s_csamul_cla16_fa1_13_xor1[0]), .cin(s_csamul_cla16_fa0_13_or0[0]), .fa_xor1(s_csamul_cla16_fa0_14_xor1), .fa_or0(s_csamul_cla16_fa0_14_or0));
and_gate and_gate_s_csamul_cla16_and1_14(.a(a[1]), .b(b[14]), .out(s_csamul_cla16_and1_14));
fa fa_s_csamul_cla16_fa1_14_out(.a(s_csamul_cla16_and1_14[0]), .b(s_csamul_cla16_fa2_13_xor1[0]), .cin(s_csamul_cla16_fa1_13_or0[0]), .fa_xor1(s_csamul_cla16_fa1_14_xor1), .fa_or0(s_csamul_cla16_fa1_14_or0));
and_gate and_gate_s_csamul_cla16_and2_14(.a(a[2]), .b(b[14]), .out(s_csamul_cla16_and2_14));
fa fa_s_csamul_cla16_fa2_14_out(.a(s_csamul_cla16_and2_14[0]), .b(s_csamul_cla16_fa3_13_xor1[0]), .cin(s_csamul_cla16_fa2_13_or0[0]), .fa_xor1(s_csamul_cla16_fa2_14_xor1), .fa_or0(s_csamul_cla16_fa2_14_or0));
and_gate and_gate_s_csamul_cla16_and3_14(.a(a[3]), .b(b[14]), .out(s_csamul_cla16_and3_14));
fa fa_s_csamul_cla16_fa3_14_out(.a(s_csamul_cla16_and3_14[0]), .b(s_csamul_cla16_fa4_13_xor1[0]), .cin(s_csamul_cla16_fa3_13_or0[0]), .fa_xor1(s_csamul_cla16_fa3_14_xor1), .fa_or0(s_csamul_cla16_fa3_14_or0));
and_gate and_gate_s_csamul_cla16_and4_14(.a(a[4]), .b(b[14]), .out(s_csamul_cla16_and4_14));
fa fa_s_csamul_cla16_fa4_14_out(.a(s_csamul_cla16_and4_14[0]), .b(s_csamul_cla16_fa5_13_xor1[0]), .cin(s_csamul_cla16_fa4_13_or0[0]), .fa_xor1(s_csamul_cla16_fa4_14_xor1), .fa_or0(s_csamul_cla16_fa4_14_or0));
and_gate and_gate_s_csamul_cla16_and5_14(.a(a[5]), .b(b[14]), .out(s_csamul_cla16_and5_14));
fa fa_s_csamul_cla16_fa5_14_out(.a(s_csamul_cla16_and5_14[0]), .b(s_csamul_cla16_fa6_13_xor1[0]), .cin(s_csamul_cla16_fa5_13_or0[0]), .fa_xor1(s_csamul_cla16_fa5_14_xor1), .fa_or0(s_csamul_cla16_fa5_14_or0));
and_gate and_gate_s_csamul_cla16_and6_14(.a(a[6]), .b(b[14]), .out(s_csamul_cla16_and6_14));
fa fa_s_csamul_cla16_fa6_14_out(.a(s_csamul_cla16_and6_14[0]), .b(s_csamul_cla16_fa7_13_xor1[0]), .cin(s_csamul_cla16_fa6_13_or0[0]), .fa_xor1(s_csamul_cla16_fa6_14_xor1), .fa_or0(s_csamul_cla16_fa6_14_or0));
and_gate and_gate_s_csamul_cla16_and7_14(.a(a[7]), .b(b[14]), .out(s_csamul_cla16_and7_14));
fa fa_s_csamul_cla16_fa7_14_out(.a(s_csamul_cla16_and7_14[0]), .b(s_csamul_cla16_fa8_13_xor1[0]), .cin(s_csamul_cla16_fa7_13_or0[0]), .fa_xor1(s_csamul_cla16_fa7_14_xor1), .fa_or0(s_csamul_cla16_fa7_14_or0));
and_gate and_gate_s_csamul_cla16_and8_14(.a(a[8]), .b(b[14]), .out(s_csamul_cla16_and8_14));
fa fa_s_csamul_cla16_fa8_14_out(.a(s_csamul_cla16_and8_14[0]), .b(s_csamul_cla16_fa9_13_xor1[0]), .cin(s_csamul_cla16_fa8_13_or0[0]), .fa_xor1(s_csamul_cla16_fa8_14_xor1), .fa_or0(s_csamul_cla16_fa8_14_or0));
and_gate and_gate_s_csamul_cla16_and9_14(.a(a[9]), .b(b[14]), .out(s_csamul_cla16_and9_14));
fa fa_s_csamul_cla16_fa9_14_out(.a(s_csamul_cla16_and9_14[0]), .b(s_csamul_cla16_fa10_13_xor1[0]), .cin(s_csamul_cla16_fa9_13_or0[0]), .fa_xor1(s_csamul_cla16_fa9_14_xor1), .fa_or0(s_csamul_cla16_fa9_14_or0));
and_gate and_gate_s_csamul_cla16_and10_14(.a(a[10]), .b(b[14]), .out(s_csamul_cla16_and10_14));
fa fa_s_csamul_cla16_fa10_14_out(.a(s_csamul_cla16_and10_14[0]), .b(s_csamul_cla16_fa11_13_xor1[0]), .cin(s_csamul_cla16_fa10_13_or0[0]), .fa_xor1(s_csamul_cla16_fa10_14_xor1), .fa_or0(s_csamul_cla16_fa10_14_or0));
and_gate and_gate_s_csamul_cla16_and11_14(.a(a[11]), .b(b[14]), .out(s_csamul_cla16_and11_14));
fa fa_s_csamul_cla16_fa11_14_out(.a(s_csamul_cla16_and11_14[0]), .b(s_csamul_cla16_fa12_13_xor1[0]), .cin(s_csamul_cla16_fa11_13_or0[0]), .fa_xor1(s_csamul_cla16_fa11_14_xor1), .fa_or0(s_csamul_cla16_fa11_14_or0));
and_gate and_gate_s_csamul_cla16_and12_14(.a(a[12]), .b(b[14]), .out(s_csamul_cla16_and12_14));
fa fa_s_csamul_cla16_fa12_14_out(.a(s_csamul_cla16_and12_14[0]), .b(s_csamul_cla16_fa13_13_xor1[0]), .cin(s_csamul_cla16_fa12_13_or0[0]), .fa_xor1(s_csamul_cla16_fa12_14_xor1), .fa_or0(s_csamul_cla16_fa12_14_or0));
and_gate and_gate_s_csamul_cla16_and13_14(.a(a[13]), .b(b[14]), .out(s_csamul_cla16_and13_14));
fa fa_s_csamul_cla16_fa13_14_out(.a(s_csamul_cla16_and13_14[0]), .b(s_csamul_cla16_fa14_13_xor1[0]), .cin(s_csamul_cla16_fa13_13_or0[0]), .fa_xor1(s_csamul_cla16_fa13_14_xor1), .fa_or0(s_csamul_cla16_fa13_14_or0));
and_gate and_gate_s_csamul_cla16_and14_14(.a(a[14]), .b(b[14]), .out(s_csamul_cla16_and14_14));
fa fa_s_csamul_cla16_fa14_14_out(.a(s_csamul_cla16_and14_14[0]), .b(s_csamul_cla16_ha15_13_xor0[0]), .cin(s_csamul_cla16_fa14_13_or0[0]), .fa_xor1(s_csamul_cla16_fa14_14_xor1), .fa_or0(s_csamul_cla16_fa14_14_or0));
nand_gate nand_gate_s_csamul_cla16_nand15_14(.a(a[15]), .b(b[14]), .out(s_csamul_cla16_nand15_14));
ha ha_s_csamul_cla16_ha15_14_out(.a(s_csamul_cla16_nand15_14[0]), .b(s_csamul_cla16_ha15_13_and0[0]), .ha_xor0(s_csamul_cla16_ha15_14_xor0), .ha_and0(s_csamul_cla16_ha15_14_and0));
nand_gate nand_gate_s_csamul_cla16_nand0_15(.a(a[0]), .b(b[15]), .out(s_csamul_cla16_nand0_15));
fa fa_s_csamul_cla16_fa0_15_out(.a(s_csamul_cla16_nand0_15[0]), .b(s_csamul_cla16_fa1_14_xor1[0]), .cin(s_csamul_cla16_fa0_14_or0[0]), .fa_xor1(s_csamul_cla16_fa0_15_xor1), .fa_or0(s_csamul_cla16_fa0_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand1_15(.a(a[1]), .b(b[15]), .out(s_csamul_cla16_nand1_15));
fa fa_s_csamul_cla16_fa1_15_out(.a(s_csamul_cla16_nand1_15[0]), .b(s_csamul_cla16_fa2_14_xor1[0]), .cin(s_csamul_cla16_fa1_14_or0[0]), .fa_xor1(s_csamul_cla16_fa1_15_xor1), .fa_or0(s_csamul_cla16_fa1_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand2_15(.a(a[2]), .b(b[15]), .out(s_csamul_cla16_nand2_15));
fa fa_s_csamul_cla16_fa2_15_out(.a(s_csamul_cla16_nand2_15[0]), .b(s_csamul_cla16_fa3_14_xor1[0]), .cin(s_csamul_cla16_fa2_14_or0[0]), .fa_xor1(s_csamul_cla16_fa2_15_xor1), .fa_or0(s_csamul_cla16_fa2_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand3_15(.a(a[3]), .b(b[15]), .out(s_csamul_cla16_nand3_15));
fa fa_s_csamul_cla16_fa3_15_out(.a(s_csamul_cla16_nand3_15[0]), .b(s_csamul_cla16_fa4_14_xor1[0]), .cin(s_csamul_cla16_fa3_14_or0[0]), .fa_xor1(s_csamul_cla16_fa3_15_xor1), .fa_or0(s_csamul_cla16_fa3_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand4_15(.a(a[4]), .b(b[15]), .out(s_csamul_cla16_nand4_15));
fa fa_s_csamul_cla16_fa4_15_out(.a(s_csamul_cla16_nand4_15[0]), .b(s_csamul_cla16_fa5_14_xor1[0]), .cin(s_csamul_cla16_fa4_14_or0[0]), .fa_xor1(s_csamul_cla16_fa4_15_xor1), .fa_or0(s_csamul_cla16_fa4_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand5_15(.a(a[5]), .b(b[15]), .out(s_csamul_cla16_nand5_15));
fa fa_s_csamul_cla16_fa5_15_out(.a(s_csamul_cla16_nand5_15[0]), .b(s_csamul_cla16_fa6_14_xor1[0]), .cin(s_csamul_cla16_fa5_14_or0[0]), .fa_xor1(s_csamul_cla16_fa5_15_xor1), .fa_or0(s_csamul_cla16_fa5_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand6_15(.a(a[6]), .b(b[15]), .out(s_csamul_cla16_nand6_15));
fa fa_s_csamul_cla16_fa6_15_out(.a(s_csamul_cla16_nand6_15[0]), .b(s_csamul_cla16_fa7_14_xor1[0]), .cin(s_csamul_cla16_fa6_14_or0[0]), .fa_xor1(s_csamul_cla16_fa6_15_xor1), .fa_or0(s_csamul_cla16_fa6_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand7_15(.a(a[7]), .b(b[15]), .out(s_csamul_cla16_nand7_15));
fa fa_s_csamul_cla16_fa7_15_out(.a(s_csamul_cla16_nand7_15[0]), .b(s_csamul_cla16_fa8_14_xor1[0]), .cin(s_csamul_cla16_fa7_14_or0[0]), .fa_xor1(s_csamul_cla16_fa7_15_xor1), .fa_or0(s_csamul_cla16_fa7_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand8_15(.a(a[8]), .b(b[15]), .out(s_csamul_cla16_nand8_15));
fa fa_s_csamul_cla16_fa8_15_out(.a(s_csamul_cla16_nand8_15[0]), .b(s_csamul_cla16_fa9_14_xor1[0]), .cin(s_csamul_cla16_fa8_14_or0[0]), .fa_xor1(s_csamul_cla16_fa8_15_xor1), .fa_or0(s_csamul_cla16_fa8_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand9_15(.a(a[9]), .b(b[15]), .out(s_csamul_cla16_nand9_15));
fa fa_s_csamul_cla16_fa9_15_out(.a(s_csamul_cla16_nand9_15[0]), .b(s_csamul_cla16_fa10_14_xor1[0]), .cin(s_csamul_cla16_fa9_14_or0[0]), .fa_xor1(s_csamul_cla16_fa9_15_xor1), .fa_or0(s_csamul_cla16_fa9_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand10_15(.a(a[10]), .b(b[15]), .out(s_csamul_cla16_nand10_15));
fa fa_s_csamul_cla16_fa10_15_out(.a(s_csamul_cla16_nand10_15[0]), .b(s_csamul_cla16_fa11_14_xor1[0]), .cin(s_csamul_cla16_fa10_14_or0[0]), .fa_xor1(s_csamul_cla16_fa10_15_xor1), .fa_or0(s_csamul_cla16_fa10_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand11_15(.a(a[11]), .b(b[15]), .out(s_csamul_cla16_nand11_15));
fa fa_s_csamul_cla16_fa11_15_out(.a(s_csamul_cla16_nand11_15[0]), .b(s_csamul_cla16_fa12_14_xor1[0]), .cin(s_csamul_cla16_fa11_14_or0[0]), .fa_xor1(s_csamul_cla16_fa11_15_xor1), .fa_or0(s_csamul_cla16_fa11_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand12_15(.a(a[12]), .b(b[15]), .out(s_csamul_cla16_nand12_15));
fa fa_s_csamul_cla16_fa12_15_out(.a(s_csamul_cla16_nand12_15[0]), .b(s_csamul_cla16_fa13_14_xor1[0]), .cin(s_csamul_cla16_fa12_14_or0[0]), .fa_xor1(s_csamul_cla16_fa12_15_xor1), .fa_or0(s_csamul_cla16_fa12_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand13_15(.a(a[13]), .b(b[15]), .out(s_csamul_cla16_nand13_15));
fa fa_s_csamul_cla16_fa13_15_out(.a(s_csamul_cla16_nand13_15[0]), .b(s_csamul_cla16_fa14_14_xor1[0]), .cin(s_csamul_cla16_fa13_14_or0[0]), .fa_xor1(s_csamul_cla16_fa13_15_xor1), .fa_or0(s_csamul_cla16_fa13_15_or0));
nand_gate nand_gate_s_csamul_cla16_nand14_15(.a(a[14]), .b(b[15]), .out(s_csamul_cla16_nand14_15));
fa fa_s_csamul_cla16_fa14_15_out(.a(s_csamul_cla16_nand14_15[0]), .b(s_csamul_cla16_ha15_14_xor0[0]), .cin(s_csamul_cla16_fa14_14_or0[0]), .fa_xor1(s_csamul_cla16_fa14_15_xor1), .fa_or0(s_csamul_cla16_fa14_15_or0));
and_gate and_gate_s_csamul_cla16_and15_15(.a(a[15]), .b(b[15]), .out(s_csamul_cla16_and15_15));
ha ha_s_csamul_cla16_ha15_15_out(.a(s_csamul_cla16_and15_15[0]), .b(s_csamul_cla16_ha15_14_and0[0]), .ha_xor0(s_csamul_cla16_ha15_15_xor0), .ha_and0(s_csamul_cla16_ha15_15_and0));
assign s_csamul_cla16_u_cla16_a[0] = s_csamul_cla16_fa1_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[1] = s_csamul_cla16_fa2_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[2] = s_csamul_cla16_fa3_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[3] = s_csamul_cla16_fa4_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[4] = s_csamul_cla16_fa5_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[5] = s_csamul_cla16_fa6_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[6] = s_csamul_cla16_fa7_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[7] = s_csamul_cla16_fa8_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[8] = s_csamul_cla16_fa9_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[9] = s_csamul_cla16_fa10_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[10] = s_csamul_cla16_fa11_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[11] = s_csamul_cla16_fa12_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[12] = s_csamul_cla16_fa13_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[13] = s_csamul_cla16_fa14_15_xor1[0];
assign s_csamul_cla16_u_cla16_a[14] = s_csamul_cla16_ha15_15_xor0[0];
assign s_csamul_cla16_u_cla16_a[15] = 1'b1;
assign s_csamul_cla16_u_cla16_b[0] = s_csamul_cla16_fa0_15_or0[0];
assign s_csamul_cla16_u_cla16_b[1] = s_csamul_cla16_fa1_15_or0[0];
assign s_csamul_cla16_u_cla16_b[2] = s_csamul_cla16_fa2_15_or0[0];
assign s_csamul_cla16_u_cla16_b[3] = s_csamul_cla16_fa3_15_or0[0];
assign s_csamul_cla16_u_cla16_b[4] = s_csamul_cla16_fa4_15_or0[0];
assign s_csamul_cla16_u_cla16_b[5] = s_csamul_cla16_fa5_15_or0[0];
assign s_csamul_cla16_u_cla16_b[6] = s_csamul_cla16_fa6_15_or0[0];
assign s_csamul_cla16_u_cla16_b[7] = s_csamul_cla16_fa7_15_or0[0];
assign s_csamul_cla16_u_cla16_b[8] = s_csamul_cla16_fa8_15_or0[0];
assign s_csamul_cla16_u_cla16_b[9] = s_csamul_cla16_fa9_15_or0[0];
assign s_csamul_cla16_u_cla16_b[10] = s_csamul_cla16_fa10_15_or0[0];
assign s_csamul_cla16_u_cla16_b[11] = s_csamul_cla16_fa11_15_or0[0];
assign s_csamul_cla16_u_cla16_b[12] = s_csamul_cla16_fa12_15_or0[0];
assign s_csamul_cla16_u_cla16_b[13] = s_csamul_cla16_fa13_15_or0[0];
assign s_csamul_cla16_u_cla16_b[14] = s_csamul_cla16_fa14_15_or0[0];
assign s_csamul_cla16_u_cla16_b[15] = s_csamul_cla16_ha15_15_and0[0];
u_cla16 u_cla16_s_csamul_cla16_u_cla16_out(.a(s_csamul_cla16_u_cla16_a), .b(s_csamul_cla16_u_cla16_b), .u_cla16_out(s_csamul_cla16_u_cla16_out));
assign s_csamul_cla16_out[0] = s_csamul_cla16_and0_0[0];
assign s_csamul_cla16_out[1] = s_csamul_cla16_ha0_1_xor0[0];
assign s_csamul_cla16_out[2] = s_csamul_cla16_fa0_2_xor1[0];
assign s_csamul_cla16_out[3] = s_csamul_cla16_fa0_3_xor1[0];
assign s_csamul_cla16_out[4] = s_csamul_cla16_fa0_4_xor1[0];
assign s_csamul_cla16_out[5] = s_csamul_cla16_fa0_5_xor1[0];
assign s_csamul_cla16_out[6] = s_csamul_cla16_fa0_6_xor1[0];
assign s_csamul_cla16_out[7] = s_csamul_cla16_fa0_7_xor1[0];
assign s_csamul_cla16_out[8] = s_csamul_cla16_fa0_8_xor1[0];
assign s_csamul_cla16_out[9] = s_csamul_cla16_fa0_9_xor1[0];
assign s_csamul_cla16_out[10] = s_csamul_cla16_fa0_10_xor1[0];
assign s_csamul_cla16_out[11] = s_csamul_cla16_fa0_11_xor1[0];
assign s_csamul_cla16_out[12] = s_csamul_cla16_fa0_12_xor1[0];
assign s_csamul_cla16_out[13] = s_csamul_cla16_fa0_13_xor1[0];
assign s_csamul_cla16_out[14] = s_csamul_cla16_fa0_14_xor1[0];
assign s_csamul_cla16_out[15] = s_csamul_cla16_fa0_15_xor1[0];
assign s_csamul_cla16_out[16] = s_csamul_cla16_u_cla16_out[0];
assign s_csamul_cla16_out[17] = s_csamul_cla16_u_cla16_out[1];
assign s_csamul_cla16_out[18] = s_csamul_cla16_u_cla16_out[2];
assign s_csamul_cla16_out[19] = s_csamul_cla16_u_cla16_out[3];
assign s_csamul_cla16_out[20] = s_csamul_cla16_u_cla16_out[4];
assign s_csamul_cla16_out[21] = s_csamul_cla16_u_cla16_out[5];
assign s_csamul_cla16_out[22] = s_csamul_cla16_u_cla16_out[6];
assign s_csamul_cla16_out[23] = s_csamul_cla16_u_cla16_out[7];
assign s_csamul_cla16_out[24] = s_csamul_cla16_u_cla16_out[8];
assign s_csamul_cla16_out[25] = s_csamul_cla16_u_cla16_out[9];
assign s_csamul_cla16_out[26] = s_csamul_cla16_u_cla16_out[10];
assign s_csamul_cla16_out[27] = s_csamul_cla16_u_cla16_out[11];
assign s_csamul_cla16_out[28] = s_csamul_cla16_u_cla16_out[12];
assign s_csamul_cla16_out[29] = s_csamul_cla16_u_cla16_out[13];
assign s_csamul_cla16_out[30] = s_csamul_cla16_u_cla16_out[14];
assign s_csamul_cla16_out[31] = s_csamul_cla16_u_cla16_out[15];
endmodule