module s_CSAwallace_cla4(input [3:0] a, input [3:0] b, output [7:0] s_CSAwallace_cla4_out); wire s_CSAwallace_cla4_and_0_0; wire s_CSAwallace_cla4_and_1_0; wire s_CSAwallace_cla4_and_2_0; wire s_CSAwallace_cla4_nand_3_0; wire s_CSAwallace_cla4_and_0_1; wire s_CSAwallace_cla4_and_1_1; wire s_CSAwallace_cla4_and_2_1; wire s_CSAwallace_cla4_nand_3_1; wire s_CSAwallace_cla4_and_0_2; wire s_CSAwallace_cla4_and_1_2; wire s_CSAwallace_cla4_and_2_2; wire s_CSAwallace_cla4_nand_3_2; wire s_CSAwallace_cla4_nand_0_3; wire s_CSAwallace_cla4_nand_1_3; wire s_CSAwallace_cla4_nand_2_3; wire s_CSAwallace_cla4_and_3_3; wire s_CSAwallace_cla4_csa0_csa_component_fa1_xor0; wire s_CSAwallace_cla4_csa0_csa_component_fa1_and0; wire s_CSAwallace_cla4_csa0_csa_component_fa2_xor0; wire s_CSAwallace_cla4_csa0_csa_component_fa2_and0; wire s_CSAwallace_cla4_csa0_csa_component_fa2_xor1; wire s_CSAwallace_cla4_csa0_csa_component_fa2_and1; wire s_CSAwallace_cla4_csa0_csa_component_fa2_or0; wire s_CSAwallace_cla4_csa0_csa_component_fa3_xor0; wire s_CSAwallace_cla4_csa0_csa_component_fa3_and0; wire s_CSAwallace_cla4_csa0_csa_component_fa3_xor1; wire s_CSAwallace_cla4_csa0_csa_component_fa3_and1; wire s_CSAwallace_cla4_csa0_csa_component_fa3_or0; wire s_CSAwallace_cla4_csa0_csa_component_fa4_xor0; wire s_CSAwallace_cla4_csa0_csa_component_fa4_xor1; wire s_CSAwallace_cla4_csa0_csa_component_fa4_and1; wire s_CSAwallace_cla4_csa0_csa_component_fa4_or0; wire s_CSAwallace_cla4_csa1_csa_component_fa2_xor0; wire s_CSAwallace_cla4_csa1_csa_component_fa2_and0; wire s_CSAwallace_cla4_csa1_csa_component_fa3_xor0; wire s_CSAwallace_cla4_csa1_csa_component_fa3_and0; wire s_CSAwallace_cla4_csa1_csa_component_fa3_xor1; wire s_CSAwallace_cla4_csa1_csa_component_fa3_and1; wire s_CSAwallace_cla4_csa1_csa_component_fa3_or0; wire s_CSAwallace_cla4_csa1_csa_component_fa4_xor0; wire s_CSAwallace_cla4_csa1_csa_component_fa4_and0; wire s_CSAwallace_cla4_csa1_csa_component_fa4_xor1; wire s_CSAwallace_cla4_csa1_csa_component_fa4_and1; wire s_CSAwallace_cla4_csa1_csa_component_fa4_or0; wire s_CSAwallace_cla4_csa1_csa_component_fa5_xor0; wire s_CSAwallace_cla4_csa1_csa_component_fa5_and0; wire s_CSAwallace_cla4_csa1_csa_component_fa5_xor1; wire s_CSAwallace_cla4_csa1_csa_component_fa5_and1; wire s_CSAwallace_cla4_csa1_csa_component_fa5_or0; wire s_CSAwallace_cla4_u_cla8_and0; wire s_CSAwallace_cla4_u_cla8_pg_logic3_or0; wire s_CSAwallace_cla4_u_cla8_pg_logic3_and0; wire s_CSAwallace_cla4_u_cla8_pg_logic3_xor0; wire s_CSAwallace_cla4_u_cla8_and1; wire s_CSAwallace_cla4_u_cla8_and2; wire s_CSAwallace_cla4_u_cla8_pg_logic4_or0; wire s_CSAwallace_cla4_u_cla8_pg_logic4_and0; wire s_CSAwallace_cla4_u_cla8_pg_logic4_xor0; wire s_CSAwallace_cla4_u_cla8_xor4; wire s_CSAwallace_cla4_u_cla8_and3; wire s_CSAwallace_cla4_u_cla8_or0; wire s_CSAwallace_cla4_u_cla8_pg_logic5_or0; wire s_CSAwallace_cla4_u_cla8_pg_logic5_and0; wire s_CSAwallace_cla4_u_cla8_pg_logic5_xor0; wire s_CSAwallace_cla4_u_cla8_xor5; wire s_CSAwallace_cla4_u_cla8_and4; wire s_CSAwallace_cla4_u_cla8_and5; wire s_CSAwallace_cla4_u_cla8_and6; wire s_CSAwallace_cla4_u_cla8_or1; wire s_CSAwallace_cla4_u_cla8_or2; wire s_CSAwallace_cla4_u_cla8_pg_logic6_or0; wire s_CSAwallace_cla4_u_cla8_pg_logic6_and0; wire s_CSAwallace_cla4_u_cla8_pg_logic6_xor0; wire s_CSAwallace_cla4_u_cla8_xor6; wire s_CSAwallace_cla4_u_cla8_and7; wire s_CSAwallace_cla4_u_cla8_and8; wire s_CSAwallace_cla4_u_cla8_and9; wire s_CSAwallace_cla4_u_cla8_and10; wire s_CSAwallace_cla4_u_cla8_and11; wire s_CSAwallace_cla4_u_cla8_and12; wire s_CSAwallace_cla4_u_cla8_or3; wire s_CSAwallace_cla4_u_cla8_or4; wire s_CSAwallace_cla4_u_cla8_or5; wire s_CSAwallace_cla4_u_cla8_and13; wire s_CSAwallace_cla4_u_cla8_and14; wire s_CSAwallace_cla4_u_cla8_and15; wire s_CSAwallace_cla4_u_cla8_and16; wire s_CSAwallace_cla4_u_cla8_and17; wire s_CSAwallace_cla4_u_cla8_and18; wire s_CSAwallace_cla4_u_cla8_or6; wire s_CSAwallace_cla4_u_cla8_or7; wire s_CSAwallace_cla4_u_cla8_or8; wire s_CSAwallace_cla4_xor0; assign s_CSAwallace_cla4_and_0_0 = a[0] & b[0]; assign s_CSAwallace_cla4_and_1_0 = a[1] & b[0]; assign s_CSAwallace_cla4_and_2_0 = a[2] & b[0]; assign s_CSAwallace_cla4_nand_3_0 = ~(a[3] & b[0]); assign s_CSAwallace_cla4_and_0_1 = a[0] & b[1]; assign s_CSAwallace_cla4_and_1_1 = a[1] & b[1]; assign s_CSAwallace_cla4_and_2_1 = a[2] & b[1]; assign s_CSAwallace_cla4_nand_3_1 = ~(a[3] & b[1]); assign s_CSAwallace_cla4_and_0_2 = a[0] & b[2]; assign s_CSAwallace_cla4_and_1_2 = a[1] & b[2]; assign s_CSAwallace_cla4_and_2_2 = a[2] & b[2]; assign s_CSAwallace_cla4_nand_3_2 = ~(a[3] & b[2]); assign s_CSAwallace_cla4_nand_0_3 = ~(a[0] & b[3]); assign s_CSAwallace_cla4_nand_1_3 = ~(a[1] & b[3]); assign s_CSAwallace_cla4_nand_2_3 = ~(a[2] & b[3]); assign s_CSAwallace_cla4_and_3_3 = a[3] & b[3]; assign s_CSAwallace_cla4_csa0_csa_component_fa1_xor0 = s_CSAwallace_cla4_and_1_0 ^ s_CSAwallace_cla4_and_0_1; assign s_CSAwallace_cla4_csa0_csa_component_fa1_and0 = s_CSAwallace_cla4_and_1_0 & s_CSAwallace_cla4_and_0_1; assign s_CSAwallace_cla4_csa0_csa_component_fa2_xor0 = s_CSAwallace_cla4_and_2_0 ^ s_CSAwallace_cla4_and_1_1; assign s_CSAwallace_cla4_csa0_csa_component_fa2_and0 = s_CSAwallace_cla4_and_2_0 & s_CSAwallace_cla4_and_1_1; assign s_CSAwallace_cla4_csa0_csa_component_fa2_xor1 = s_CSAwallace_cla4_csa0_csa_component_fa2_xor0 ^ s_CSAwallace_cla4_and_0_2; assign s_CSAwallace_cla4_csa0_csa_component_fa2_and1 = s_CSAwallace_cla4_csa0_csa_component_fa2_xor0 & s_CSAwallace_cla4_and_0_2; assign s_CSAwallace_cla4_csa0_csa_component_fa2_or0 = s_CSAwallace_cla4_csa0_csa_component_fa2_and0 | s_CSAwallace_cla4_csa0_csa_component_fa2_and1; assign s_CSAwallace_cla4_csa0_csa_component_fa3_xor0 = s_CSAwallace_cla4_nand_3_0 ^ s_CSAwallace_cla4_and_2_1; assign s_CSAwallace_cla4_csa0_csa_component_fa3_and0 = s_CSAwallace_cla4_nand_3_0 & s_CSAwallace_cla4_and_2_1; assign s_CSAwallace_cla4_csa0_csa_component_fa3_xor1 = s_CSAwallace_cla4_csa0_csa_component_fa3_xor0 ^ s_CSAwallace_cla4_and_1_2; assign s_CSAwallace_cla4_csa0_csa_component_fa3_and1 = s_CSAwallace_cla4_csa0_csa_component_fa3_xor0 & s_CSAwallace_cla4_and_1_2; assign s_CSAwallace_cla4_csa0_csa_component_fa3_or0 = s_CSAwallace_cla4_csa0_csa_component_fa3_and0 | s_CSAwallace_cla4_csa0_csa_component_fa3_and1; assign s_CSAwallace_cla4_csa0_csa_component_fa4_xor0 = ~s_CSAwallace_cla4_nand_3_1; assign s_CSAwallace_cla4_csa0_csa_component_fa4_xor1 = s_CSAwallace_cla4_csa0_csa_component_fa4_xor0 ^ s_CSAwallace_cla4_and_2_2; assign s_CSAwallace_cla4_csa0_csa_component_fa4_and1 = s_CSAwallace_cla4_csa0_csa_component_fa4_xor0 & s_CSAwallace_cla4_and_2_2; assign s_CSAwallace_cla4_csa0_csa_component_fa4_or0 = s_CSAwallace_cla4_nand_3_1 | s_CSAwallace_cla4_csa0_csa_component_fa4_and1; assign s_CSAwallace_cla4_csa1_csa_component_fa2_xor0 = s_CSAwallace_cla4_csa0_csa_component_fa2_xor1 ^ s_CSAwallace_cla4_csa0_csa_component_fa1_and0; assign s_CSAwallace_cla4_csa1_csa_component_fa2_and0 = s_CSAwallace_cla4_csa0_csa_component_fa2_xor1 & s_CSAwallace_cla4_csa0_csa_component_fa1_and0; assign s_CSAwallace_cla4_csa1_csa_component_fa3_xor0 = s_CSAwallace_cla4_csa0_csa_component_fa3_xor1 ^ s_CSAwallace_cla4_csa0_csa_component_fa2_or0; assign s_CSAwallace_cla4_csa1_csa_component_fa3_and0 = s_CSAwallace_cla4_csa0_csa_component_fa3_xor1 & s_CSAwallace_cla4_csa0_csa_component_fa2_or0; assign s_CSAwallace_cla4_csa1_csa_component_fa3_xor1 = s_CSAwallace_cla4_csa1_csa_component_fa3_xor0 ^ s_CSAwallace_cla4_nand_0_3; assign s_CSAwallace_cla4_csa1_csa_component_fa3_and1 = s_CSAwallace_cla4_csa1_csa_component_fa3_xor0 & s_CSAwallace_cla4_nand_0_3; assign s_CSAwallace_cla4_csa1_csa_component_fa3_or0 = s_CSAwallace_cla4_csa1_csa_component_fa3_and0 | s_CSAwallace_cla4_csa1_csa_component_fa3_and1; assign s_CSAwallace_cla4_csa1_csa_component_fa4_xor0 = s_CSAwallace_cla4_csa0_csa_component_fa4_xor1 ^ s_CSAwallace_cla4_csa0_csa_component_fa3_or0; assign s_CSAwallace_cla4_csa1_csa_component_fa4_and0 = s_CSAwallace_cla4_csa0_csa_component_fa4_xor1 & s_CSAwallace_cla4_csa0_csa_component_fa3_or0; assign s_CSAwallace_cla4_csa1_csa_component_fa4_xor1 = s_CSAwallace_cla4_csa1_csa_component_fa4_xor0 ^ s_CSAwallace_cla4_nand_1_3; assign s_CSAwallace_cla4_csa1_csa_component_fa4_and1 = s_CSAwallace_cla4_csa1_csa_component_fa4_xor0 & s_CSAwallace_cla4_nand_1_3; assign s_CSAwallace_cla4_csa1_csa_component_fa4_or0 = s_CSAwallace_cla4_csa1_csa_component_fa4_and0 | s_CSAwallace_cla4_csa1_csa_component_fa4_and1; assign s_CSAwallace_cla4_csa1_csa_component_fa5_xor0 = s_CSAwallace_cla4_nand_3_2 ^ s_CSAwallace_cla4_csa0_csa_component_fa4_or0; assign s_CSAwallace_cla4_csa1_csa_component_fa5_and0 = s_CSAwallace_cla4_nand_3_2 & s_CSAwallace_cla4_csa0_csa_component_fa4_or0; assign s_CSAwallace_cla4_csa1_csa_component_fa5_xor1 = s_CSAwallace_cla4_csa1_csa_component_fa5_xor0 ^ s_CSAwallace_cla4_nand_2_3; assign s_CSAwallace_cla4_csa1_csa_component_fa5_and1 = s_CSAwallace_cla4_csa1_csa_component_fa5_xor0 & s_CSAwallace_cla4_nand_2_3; assign s_CSAwallace_cla4_csa1_csa_component_fa5_or0 = s_CSAwallace_cla4_csa1_csa_component_fa5_and0 | s_CSAwallace_cla4_csa1_csa_component_fa5_and1; assign s_CSAwallace_cla4_u_cla8_and0 = s_CSAwallace_cla4_csa1_csa_component_fa2_xor0 & s_CSAwallace_cla4_and_0_0; assign s_CSAwallace_cla4_u_cla8_pg_logic3_or0 = s_CSAwallace_cla4_csa1_csa_component_fa3_xor1 | s_CSAwallace_cla4_csa1_csa_component_fa2_and0; assign s_CSAwallace_cla4_u_cla8_pg_logic3_and0 = s_CSAwallace_cla4_csa1_csa_component_fa3_xor1 & s_CSAwallace_cla4_csa1_csa_component_fa2_and0; assign s_CSAwallace_cla4_u_cla8_pg_logic3_xor0 = s_CSAwallace_cla4_csa1_csa_component_fa3_xor1 ^ s_CSAwallace_cla4_csa1_csa_component_fa2_and0; assign s_CSAwallace_cla4_u_cla8_and1 = s_CSAwallace_cla4_u_cla8_pg_logic3_or0 & s_CSAwallace_cla4_csa0_csa_component_fa1_xor0; assign s_CSAwallace_cla4_u_cla8_and2 = s_CSAwallace_cla4_u_cla8_pg_logic3_or0 & s_CSAwallace_cla4_csa0_csa_component_fa1_xor0; assign s_CSAwallace_cla4_u_cla8_pg_logic4_or0 = s_CSAwallace_cla4_csa1_csa_component_fa4_xor1 | s_CSAwallace_cla4_csa1_csa_component_fa3_or0; assign s_CSAwallace_cla4_u_cla8_pg_logic4_and0 = s_CSAwallace_cla4_csa1_csa_component_fa4_xor1 & s_CSAwallace_cla4_csa1_csa_component_fa3_or0; assign s_CSAwallace_cla4_u_cla8_pg_logic4_xor0 = s_CSAwallace_cla4_csa1_csa_component_fa4_xor1 ^ s_CSAwallace_cla4_csa1_csa_component_fa3_or0; assign s_CSAwallace_cla4_u_cla8_xor4 = s_CSAwallace_cla4_u_cla8_pg_logic4_xor0 ^ s_CSAwallace_cla4_u_cla8_pg_logic3_and0; assign s_CSAwallace_cla4_u_cla8_and3 = s_CSAwallace_cla4_u_cla8_pg_logic3_and0 & s_CSAwallace_cla4_u_cla8_pg_logic4_or0; assign s_CSAwallace_cla4_u_cla8_or0 = s_CSAwallace_cla4_u_cla8_pg_logic4_and0 | s_CSAwallace_cla4_u_cla8_and3; assign s_CSAwallace_cla4_u_cla8_pg_logic5_or0 = s_CSAwallace_cla4_csa1_csa_component_fa5_xor1 | s_CSAwallace_cla4_csa1_csa_component_fa4_or0; assign s_CSAwallace_cla4_u_cla8_pg_logic5_and0 = s_CSAwallace_cla4_csa1_csa_component_fa5_xor1 & s_CSAwallace_cla4_csa1_csa_component_fa4_or0; assign s_CSAwallace_cla4_u_cla8_pg_logic5_xor0 = s_CSAwallace_cla4_csa1_csa_component_fa5_xor1 ^ s_CSAwallace_cla4_csa1_csa_component_fa4_or0; assign s_CSAwallace_cla4_u_cla8_xor5 = s_CSAwallace_cla4_u_cla8_pg_logic5_xor0 ^ s_CSAwallace_cla4_u_cla8_or0; assign s_CSAwallace_cla4_u_cla8_and4 = s_CSAwallace_cla4_u_cla8_pg_logic3_and0 & s_CSAwallace_cla4_u_cla8_pg_logic5_or0; assign s_CSAwallace_cla4_u_cla8_and5 = s_CSAwallace_cla4_u_cla8_and4 & s_CSAwallace_cla4_u_cla8_pg_logic4_or0; assign s_CSAwallace_cla4_u_cla8_and6 = s_CSAwallace_cla4_u_cla8_pg_logic4_and0 & s_CSAwallace_cla4_u_cla8_pg_logic5_or0; assign s_CSAwallace_cla4_u_cla8_or1 = s_CSAwallace_cla4_u_cla8_and5 | s_CSAwallace_cla4_u_cla8_and6; assign s_CSAwallace_cla4_u_cla8_or2 = s_CSAwallace_cla4_u_cla8_pg_logic5_and0 | s_CSAwallace_cla4_u_cla8_or1; assign s_CSAwallace_cla4_u_cla8_pg_logic6_or0 = s_CSAwallace_cla4_and_3_3 | s_CSAwallace_cla4_csa1_csa_component_fa5_or0; assign s_CSAwallace_cla4_u_cla8_pg_logic6_and0 = s_CSAwallace_cla4_and_3_3 & s_CSAwallace_cla4_csa1_csa_component_fa5_or0; assign s_CSAwallace_cla4_u_cla8_pg_logic6_xor0 = s_CSAwallace_cla4_and_3_3 ^ s_CSAwallace_cla4_csa1_csa_component_fa5_or0; assign s_CSAwallace_cla4_u_cla8_xor6 = s_CSAwallace_cla4_u_cla8_pg_logic6_xor0 ^ s_CSAwallace_cla4_u_cla8_or2; assign s_CSAwallace_cla4_u_cla8_and7 = s_CSAwallace_cla4_u_cla8_pg_logic3_and0 & s_CSAwallace_cla4_u_cla8_pg_logic5_or0; assign s_CSAwallace_cla4_u_cla8_and8 = s_CSAwallace_cla4_u_cla8_pg_logic6_or0 & s_CSAwallace_cla4_u_cla8_pg_logic4_or0; assign s_CSAwallace_cla4_u_cla8_and9 = s_CSAwallace_cla4_u_cla8_and7 & s_CSAwallace_cla4_u_cla8_and8; assign s_CSAwallace_cla4_u_cla8_and10 = s_CSAwallace_cla4_u_cla8_pg_logic4_and0 & s_CSAwallace_cla4_u_cla8_pg_logic6_or0; assign s_CSAwallace_cla4_u_cla8_and11 = s_CSAwallace_cla4_u_cla8_and10 & s_CSAwallace_cla4_u_cla8_pg_logic5_or0; assign s_CSAwallace_cla4_u_cla8_and12 = s_CSAwallace_cla4_u_cla8_pg_logic5_and0 & s_CSAwallace_cla4_u_cla8_pg_logic6_or0; assign s_CSAwallace_cla4_u_cla8_or3 = s_CSAwallace_cla4_u_cla8_and9 | s_CSAwallace_cla4_u_cla8_and11; assign s_CSAwallace_cla4_u_cla8_or4 = s_CSAwallace_cla4_u_cla8_or3 | s_CSAwallace_cla4_u_cla8_and12; assign s_CSAwallace_cla4_u_cla8_or5 = s_CSAwallace_cla4_u_cla8_pg_logic6_and0 | s_CSAwallace_cla4_u_cla8_or4; assign s_CSAwallace_cla4_u_cla8_and13 = s_CSAwallace_cla4_u_cla8_pg_logic3_and0 & s_CSAwallace_cla4_u_cla8_pg_logic6_or0; assign s_CSAwallace_cla4_u_cla8_and14 = s_CSAwallace_cla4_u_cla8_and13 & s_CSAwallace_cla4_u_cla8_pg_logic5_or0; assign s_CSAwallace_cla4_u_cla8_and15 = s_CSAwallace_cla4_u_cla8_and14 & s_CSAwallace_cla4_u_cla8_pg_logic4_or0; assign s_CSAwallace_cla4_u_cla8_and16 = s_CSAwallace_cla4_u_cla8_pg_logic4_and0 & s_CSAwallace_cla4_u_cla8_pg_logic6_or0; assign s_CSAwallace_cla4_u_cla8_and17 = s_CSAwallace_cla4_u_cla8_and16 & s_CSAwallace_cla4_u_cla8_pg_logic5_or0; assign s_CSAwallace_cla4_u_cla8_and18 = s_CSAwallace_cla4_u_cla8_pg_logic5_and0 & s_CSAwallace_cla4_u_cla8_pg_logic6_or0; assign s_CSAwallace_cla4_u_cla8_or6 = s_CSAwallace_cla4_u_cla8_and15 | s_CSAwallace_cla4_u_cla8_and18; assign s_CSAwallace_cla4_u_cla8_or7 = s_CSAwallace_cla4_u_cla8_and17 | s_CSAwallace_cla4_u_cla8_pg_logic6_and0; assign s_CSAwallace_cla4_u_cla8_or8 = s_CSAwallace_cla4_u_cla8_or6 | s_CSAwallace_cla4_u_cla8_or7; assign s_CSAwallace_cla4_xor0 = ~s_CSAwallace_cla4_u_cla8_or5; assign s_CSAwallace_cla4_out[0] = s_CSAwallace_cla4_and_0_0; assign s_CSAwallace_cla4_out[1] = s_CSAwallace_cla4_csa0_csa_component_fa1_xor0; assign s_CSAwallace_cla4_out[2] = s_CSAwallace_cla4_csa1_csa_component_fa2_xor0; assign s_CSAwallace_cla4_out[3] = s_CSAwallace_cla4_u_cla8_pg_logic3_xor0; assign s_CSAwallace_cla4_out[4] = s_CSAwallace_cla4_u_cla8_xor4; assign s_CSAwallace_cla4_out[5] = s_CSAwallace_cla4_u_cla8_xor5; assign s_CSAwallace_cla4_out[6] = s_CSAwallace_cla4_u_cla8_xor6; assign s_CSAwallace_cla4_out[7] = s_CSAwallace_cla4_xor0; endmodule