module and_gate(input a, input b, output out); assign out = a & b; endmodule module nand_gate(input a, input b, output out); assign out = ~(a & b); endmodule module xor_gate(input a, input b, output out); assign out = a ^ b; endmodule module not_gate(input a, output out); assign out = ~a; endmodule module or_gate(input a, input b, output out); assign out = a | b; endmodule module ha(input [0:0] a, input [0:0] b, output [0:0] ha_xor0, output [0:0] ha_and0); xor_gate xor_gate_ha_xor0(.a(a[0]), .b(b[0]), .out(ha_xor0)); and_gate and_gate_ha_and0(.a(a[0]), .b(b[0]), .out(ha_and0)); endmodule module fa(input [0:0] a, input [0:0] b, input [0:0] cin, output [0:0] fa_xor1, output [0:0] fa_or0); wire [0:0] fa_xor0; wire [0:0] fa_and0; wire [0:0] fa_and1; xor_gate xor_gate_fa_xor0(.a(a[0]), .b(b[0]), .out(fa_xor0)); and_gate and_gate_fa_and0(.a(a[0]), .b(b[0]), .out(fa_and0)); xor_gate xor_gate_fa_xor1(.a(fa_xor0[0]), .b(cin[0]), .out(fa_xor1)); and_gate and_gate_fa_and1(.a(fa_xor0[0]), .b(cin[0]), .out(fa_and1)); or_gate or_gate_fa_or0(.a(fa_and0[0]), .b(fa_and1[0]), .out(fa_or0)); endmodule module pg_logic(input [0:0] a, input [0:0] b, output [0:0] pg_logic_or0, output [0:0] pg_logic_and0, output [0:0] pg_logic_xor0); or_gate or_gate_pg_logic_or0(.a(a[0]), .b(b[0]), .out(pg_logic_or0)); and_gate and_gate_pg_logic_and0(.a(a[0]), .b(b[0]), .out(pg_logic_and0)); xor_gate xor_gate_pg_logic_xor0(.a(a[0]), .b(b[0]), .out(pg_logic_xor0)); endmodule module u_cla24(input [23:0] a, input [23:0] b, output [24:0] u_cla24_out); wire [0:0] u_cla24_pg_logic0_or0; wire [0:0] u_cla24_pg_logic0_and0; wire [0:0] u_cla24_pg_logic0_xor0; wire [0:0] u_cla24_pg_logic1_or0; wire [0:0] u_cla24_pg_logic1_and0; wire [0:0] u_cla24_pg_logic1_xor0; wire [0:0] u_cla24_xor1; wire [0:0] u_cla24_and0; wire [0:0] u_cla24_or0; wire [0:0] u_cla24_pg_logic2_or0; wire [0:0] u_cla24_pg_logic2_and0; wire [0:0] u_cla24_pg_logic2_xor0; wire [0:0] u_cla24_xor2; wire [0:0] u_cla24_and1; wire [0:0] u_cla24_and2; wire [0:0] u_cla24_and3; wire [0:0] u_cla24_and4; wire [0:0] u_cla24_or1; wire [0:0] u_cla24_or2; wire [0:0] u_cla24_pg_logic3_or0; wire [0:0] u_cla24_pg_logic3_and0; wire [0:0] u_cla24_pg_logic3_xor0; wire [0:0] u_cla24_xor3; wire [0:0] u_cla24_and5; wire [0:0] u_cla24_and6; wire [0:0] u_cla24_and7; wire [0:0] u_cla24_and8; wire [0:0] u_cla24_and9; wire [0:0] u_cla24_and10; wire [0:0] u_cla24_and11; wire [0:0] u_cla24_or3; wire [0:0] u_cla24_or4; wire [0:0] u_cla24_or5; wire [0:0] u_cla24_pg_logic4_or0; wire [0:0] u_cla24_pg_logic4_and0; wire [0:0] u_cla24_pg_logic4_xor0; wire [0:0] u_cla24_xor4; wire [0:0] u_cla24_and12; wire [0:0] u_cla24_or6; wire [0:0] u_cla24_pg_logic5_or0; wire [0:0] u_cla24_pg_logic5_and0; wire [0:0] u_cla24_pg_logic5_xor0; wire [0:0] u_cla24_xor5; wire [0:0] u_cla24_and13; wire [0:0] u_cla24_and14; wire [0:0] u_cla24_and15; wire [0:0] u_cla24_or7; wire [0:0] u_cla24_or8; wire [0:0] u_cla24_pg_logic6_or0; wire [0:0] u_cla24_pg_logic6_and0; wire [0:0] u_cla24_pg_logic6_xor0; wire [0:0] u_cla24_xor6; wire [0:0] u_cla24_and16; wire [0:0] u_cla24_and17; wire [0:0] u_cla24_and18; wire [0:0] u_cla24_and19; wire [0:0] u_cla24_and20; wire [0:0] u_cla24_and21; wire [0:0] u_cla24_or9; wire [0:0] u_cla24_or10; wire [0:0] u_cla24_or11; wire [0:0] u_cla24_pg_logic7_or0; wire [0:0] u_cla24_pg_logic7_and0; wire [0:0] u_cla24_pg_logic7_xor0; wire [0:0] u_cla24_xor7; wire [0:0] u_cla24_and22; wire [0:0] u_cla24_and23; wire [0:0] u_cla24_and24; wire [0:0] u_cla24_and25; wire [0:0] u_cla24_and26; wire [0:0] u_cla24_and27; wire [0:0] u_cla24_and28; wire [0:0] u_cla24_and29; wire [0:0] u_cla24_and30; wire [0:0] u_cla24_and31; wire [0:0] u_cla24_or12; wire [0:0] u_cla24_or13; wire [0:0] u_cla24_or14; wire [0:0] u_cla24_or15; wire [0:0] u_cla24_pg_logic8_or0; wire [0:0] u_cla24_pg_logic8_and0; wire [0:0] u_cla24_pg_logic8_xor0; wire [0:0] u_cla24_xor8; wire [0:0] u_cla24_and32; wire [0:0] u_cla24_or16; wire [0:0] u_cla24_pg_logic9_or0; wire [0:0] u_cla24_pg_logic9_and0; wire [0:0] u_cla24_pg_logic9_xor0; wire [0:0] u_cla24_xor9; wire [0:0] u_cla24_and33; wire [0:0] u_cla24_and34; wire [0:0] u_cla24_and35; wire [0:0] u_cla24_or17; wire [0:0] u_cla24_or18; wire [0:0] u_cla24_pg_logic10_or0; wire [0:0] u_cla24_pg_logic10_and0; wire [0:0] u_cla24_pg_logic10_xor0; wire [0:0] u_cla24_xor10; wire [0:0] u_cla24_and36; wire [0:0] u_cla24_and37; wire [0:0] u_cla24_and38; wire [0:0] u_cla24_and39; wire [0:0] u_cla24_and40; wire [0:0] u_cla24_and41; wire [0:0] u_cla24_or19; wire [0:0] u_cla24_or20; wire [0:0] u_cla24_or21; wire [0:0] u_cla24_pg_logic11_or0; wire [0:0] u_cla24_pg_logic11_and0; wire [0:0] u_cla24_pg_logic11_xor0; wire [0:0] u_cla24_xor11; wire [0:0] u_cla24_and42; wire [0:0] u_cla24_and43; wire [0:0] u_cla24_and44; wire [0:0] u_cla24_and45; wire [0:0] u_cla24_and46; wire [0:0] u_cla24_and47; wire [0:0] u_cla24_and48; wire [0:0] u_cla24_and49; wire [0:0] u_cla24_and50; wire [0:0] u_cla24_and51; wire [0:0] u_cla24_or22; wire [0:0] u_cla24_or23; wire [0:0] u_cla24_or24; wire [0:0] u_cla24_or25; wire [0:0] u_cla24_pg_logic12_or0; wire [0:0] u_cla24_pg_logic12_and0; wire [0:0] u_cla24_pg_logic12_xor0; wire [0:0] u_cla24_xor12; wire [0:0] u_cla24_and52; wire [0:0] u_cla24_or26; wire [0:0] u_cla24_pg_logic13_or0; wire [0:0] u_cla24_pg_logic13_and0; wire [0:0] u_cla24_pg_logic13_xor0; wire [0:0] u_cla24_xor13; wire [0:0] u_cla24_and53; wire [0:0] u_cla24_and54; wire [0:0] u_cla24_and55; wire [0:0] u_cla24_or27; wire [0:0] u_cla24_or28; wire [0:0] u_cla24_pg_logic14_or0; wire [0:0] u_cla24_pg_logic14_and0; wire [0:0] u_cla24_pg_logic14_xor0; wire [0:0] u_cla24_xor14; wire [0:0] u_cla24_and56; wire [0:0] u_cla24_and57; wire [0:0] u_cla24_and58; wire [0:0] u_cla24_and59; wire [0:0] u_cla24_and60; wire [0:0] u_cla24_and61; wire [0:0] u_cla24_or29; wire [0:0] u_cla24_or30; wire [0:0] u_cla24_or31; wire [0:0] u_cla24_pg_logic15_or0; wire [0:0] u_cla24_pg_logic15_and0; wire [0:0] u_cla24_pg_logic15_xor0; wire [0:0] u_cla24_xor15; wire [0:0] u_cla24_and62; wire [0:0] u_cla24_and63; wire [0:0] u_cla24_and64; wire [0:0] u_cla24_and65; wire [0:0] u_cla24_and66; wire [0:0] u_cla24_and67; wire [0:0] u_cla24_and68; wire [0:0] u_cla24_and69; wire [0:0] u_cla24_and70; wire [0:0] u_cla24_and71; wire [0:0] u_cla24_or32; wire [0:0] u_cla24_or33; wire [0:0] u_cla24_or34; wire [0:0] u_cla24_or35; wire [0:0] u_cla24_pg_logic16_or0; wire [0:0] u_cla24_pg_logic16_and0; wire [0:0] u_cla24_pg_logic16_xor0; wire [0:0] u_cla24_xor16; wire [0:0] u_cla24_and72; wire [0:0] u_cla24_or36; wire [0:0] u_cla24_pg_logic17_or0; wire [0:0] u_cla24_pg_logic17_and0; wire [0:0] u_cla24_pg_logic17_xor0; wire [0:0] u_cla24_xor17; wire [0:0] u_cla24_and73; wire [0:0] u_cla24_and74; wire [0:0] u_cla24_and75; wire [0:0] u_cla24_or37; wire [0:0] u_cla24_or38; wire [0:0] u_cla24_pg_logic18_or0; wire [0:0] u_cla24_pg_logic18_and0; wire [0:0] u_cla24_pg_logic18_xor0; wire [0:0] u_cla24_xor18; wire [0:0] u_cla24_and76; wire [0:0] u_cla24_and77; wire [0:0] u_cla24_and78; wire [0:0] u_cla24_and79; wire [0:0] u_cla24_and80; wire [0:0] u_cla24_and81; wire [0:0] u_cla24_or39; wire [0:0] u_cla24_or40; wire [0:0] u_cla24_or41; wire [0:0] u_cla24_pg_logic19_or0; wire [0:0] u_cla24_pg_logic19_and0; wire [0:0] u_cla24_pg_logic19_xor0; wire [0:0] u_cla24_xor19; wire [0:0] u_cla24_and82; wire [0:0] u_cla24_and83; wire [0:0] u_cla24_and84; wire [0:0] u_cla24_and85; wire [0:0] u_cla24_and86; wire [0:0] u_cla24_and87; wire [0:0] u_cla24_and88; wire [0:0] u_cla24_and89; wire [0:0] u_cla24_and90; wire [0:0] u_cla24_and91; wire [0:0] u_cla24_or42; wire [0:0] u_cla24_or43; wire [0:0] u_cla24_or44; wire [0:0] u_cla24_or45; wire [0:0] u_cla24_pg_logic20_or0; wire [0:0] u_cla24_pg_logic20_and0; wire [0:0] u_cla24_pg_logic20_xor0; wire [0:0] u_cla24_xor20; wire [0:0] u_cla24_and92; wire [0:0] u_cla24_or46; wire [0:0] u_cla24_pg_logic21_or0; wire [0:0] u_cla24_pg_logic21_and0; wire [0:0] u_cla24_pg_logic21_xor0; wire [0:0] u_cla24_xor21; wire [0:0] u_cla24_and93; wire [0:0] u_cla24_and94; wire [0:0] u_cla24_and95; wire [0:0] u_cla24_or47; wire [0:0] u_cla24_or48; wire [0:0] u_cla24_pg_logic22_or0; wire [0:0] u_cla24_pg_logic22_and0; wire [0:0] u_cla24_pg_logic22_xor0; wire [0:0] u_cla24_xor22; wire [0:0] u_cla24_and96; wire [0:0] u_cla24_and97; wire [0:0] u_cla24_and98; wire [0:0] u_cla24_and99; wire [0:0] u_cla24_and100; wire [0:0] u_cla24_and101; wire [0:0] u_cla24_or49; wire [0:0] u_cla24_or50; wire [0:0] u_cla24_or51; wire [0:0] u_cla24_pg_logic23_or0; wire [0:0] u_cla24_pg_logic23_and0; wire [0:0] u_cla24_pg_logic23_xor0; wire [0:0] u_cla24_xor23; wire [0:0] u_cla24_and102; wire [0:0] u_cla24_and103; wire [0:0] u_cla24_and104; wire [0:0] u_cla24_and105; wire [0:0] u_cla24_and106; wire [0:0] u_cla24_and107; wire [0:0] u_cla24_and108; wire [0:0] u_cla24_and109; wire [0:0] u_cla24_and110; wire [0:0] u_cla24_and111; wire [0:0] u_cla24_or52; wire [0:0] u_cla24_or53; wire [0:0] u_cla24_or54; wire [0:0] u_cla24_or55; pg_logic pg_logic_u_cla24_pg_logic0_out(.a(a[0]), .b(b[0]), .pg_logic_or0(u_cla24_pg_logic0_or0), .pg_logic_and0(u_cla24_pg_logic0_and0), .pg_logic_xor0(u_cla24_pg_logic0_xor0)); pg_logic pg_logic_u_cla24_pg_logic1_out(.a(a[1]), .b(b[1]), .pg_logic_or0(u_cla24_pg_logic1_or0), .pg_logic_and0(u_cla24_pg_logic1_and0), .pg_logic_xor0(u_cla24_pg_logic1_xor0)); xor_gate xor_gate_u_cla24_xor1(.a(u_cla24_pg_logic1_xor0[0]), .b(u_cla24_pg_logic0_and0[0]), .out(u_cla24_xor1)); and_gate and_gate_u_cla24_and0(.a(u_cla24_pg_logic0_and0[0]), .b(u_cla24_pg_logic1_or0[0]), .out(u_cla24_and0)); or_gate or_gate_u_cla24_or0(.a(u_cla24_pg_logic1_and0[0]), .b(u_cla24_and0[0]), .out(u_cla24_or0)); pg_logic pg_logic_u_cla24_pg_logic2_out(.a(a[2]), .b(b[2]), .pg_logic_or0(u_cla24_pg_logic2_or0), .pg_logic_and0(u_cla24_pg_logic2_and0), .pg_logic_xor0(u_cla24_pg_logic2_xor0)); xor_gate xor_gate_u_cla24_xor2(.a(u_cla24_pg_logic2_xor0[0]), .b(u_cla24_or0[0]), .out(u_cla24_xor2)); and_gate and_gate_u_cla24_and1(.a(u_cla24_pg_logic2_or0[0]), .b(u_cla24_pg_logic0_or0[0]), .out(u_cla24_and1)); and_gate and_gate_u_cla24_and2(.a(u_cla24_pg_logic0_and0[0]), .b(u_cla24_pg_logic2_or0[0]), .out(u_cla24_and2)); and_gate and_gate_u_cla24_and3(.a(u_cla24_and2[0]), .b(u_cla24_pg_logic1_or0[0]), .out(u_cla24_and3)); and_gate and_gate_u_cla24_and4(.a(u_cla24_pg_logic1_and0[0]), .b(u_cla24_pg_logic2_or0[0]), .out(u_cla24_and4)); or_gate or_gate_u_cla24_or1(.a(u_cla24_and3[0]), .b(u_cla24_and4[0]), .out(u_cla24_or1)); or_gate or_gate_u_cla24_or2(.a(u_cla24_pg_logic2_and0[0]), .b(u_cla24_or1[0]), .out(u_cla24_or2)); pg_logic pg_logic_u_cla24_pg_logic3_out(.a(a[3]), .b(b[3]), .pg_logic_or0(u_cla24_pg_logic3_or0), .pg_logic_and0(u_cla24_pg_logic3_and0), .pg_logic_xor0(u_cla24_pg_logic3_xor0)); xor_gate xor_gate_u_cla24_xor3(.a(u_cla24_pg_logic3_xor0[0]), .b(u_cla24_or2[0]), .out(u_cla24_xor3)); and_gate and_gate_u_cla24_and5(.a(u_cla24_pg_logic3_or0[0]), .b(u_cla24_pg_logic1_or0[0]), .out(u_cla24_and5)); and_gate and_gate_u_cla24_and6(.a(u_cla24_pg_logic0_and0[0]), .b(u_cla24_pg_logic2_or0[0]), .out(u_cla24_and6)); and_gate and_gate_u_cla24_and7(.a(u_cla24_pg_logic3_or0[0]), .b(u_cla24_pg_logic1_or0[0]), .out(u_cla24_and7)); and_gate and_gate_u_cla24_and8(.a(u_cla24_and6[0]), .b(u_cla24_and7[0]), .out(u_cla24_and8)); and_gate and_gate_u_cla24_and9(.a(u_cla24_pg_logic1_and0[0]), .b(u_cla24_pg_logic3_or0[0]), .out(u_cla24_and9)); and_gate and_gate_u_cla24_and10(.a(u_cla24_and9[0]), .b(u_cla24_pg_logic2_or0[0]), .out(u_cla24_and10)); and_gate and_gate_u_cla24_and11(.a(u_cla24_pg_logic2_and0[0]), .b(u_cla24_pg_logic3_or0[0]), .out(u_cla24_and11)); or_gate or_gate_u_cla24_or3(.a(u_cla24_and8[0]), .b(u_cla24_and11[0]), .out(u_cla24_or3)); or_gate or_gate_u_cla24_or4(.a(u_cla24_and10[0]), .b(u_cla24_or3[0]), .out(u_cla24_or4)); or_gate or_gate_u_cla24_or5(.a(u_cla24_pg_logic3_and0[0]), .b(u_cla24_or4[0]), .out(u_cla24_or5)); pg_logic pg_logic_u_cla24_pg_logic4_out(.a(a[4]), .b(b[4]), .pg_logic_or0(u_cla24_pg_logic4_or0), .pg_logic_and0(u_cla24_pg_logic4_and0), .pg_logic_xor0(u_cla24_pg_logic4_xor0)); xor_gate xor_gate_u_cla24_xor4(.a(u_cla24_pg_logic4_xor0[0]), .b(u_cla24_or5[0]), .out(u_cla24_xor4)); and_gate and_gate_u_cla24_and12(.a(u_cla24_or5[0]), .b(u_cla24_pg_logic4_or0[0]), .out(u_cla24_and12)); or_gate or_gate_u_cla24_or6(.a(u_cla24_pg_logic4_and0[0]), .b(u_cla24_and12[0]), .out(u_cla24_or6)); pg_logic pg_logic_u_cla24_pg_logic5_out(.a(a[5]), .b(b[5]), .pg_logic_or0(u_cla24_pg_logic5_or0), .pg_logic_and0(u_cla24_pg_logic5_and0), .pg_logic_xor0(u_cla24_pg_logic5_xor0)); xor_gate xor_gate_u_cla24_xor5(.a(u_cla24_pg_logic5_xor0[0]), .b(u_cla24_or6[0]), .out(u_cla24_xor5)); and_gate and_gate_u_cla24_and13(.a(u_cla24_or5[0]), .b(u_cla24_pg_logic5_or0[0]), .out(u_cla24_and13)); and_gate and_gate_u_cla24_and14(.a(u_cla24_and13[0]), .b(u_cla24_pg_logic4_or0[0]), .out(u_cla24_and14)); and_gate and_gate_u_cla24_and15(.a(u_cla24_pg_logic4_and0[0]), .b(u_cla24_pg_logic5_or0[0]), .out(u_cla24_and15)); or_gate or_gate_u_cla24_or7(.a(u_cla24_and14[0]), .b(u_cla24_and15[0]), .out(u_cla24_or7)); or_gate or_gate_u_cla24_or8(.a(u_cla24_pg_logic5_and0[0]), .b(u_cla24_or7[0]), .out(u_cla24_or8)); pg_logic pg_logic_u_cla24_pg_logic6_out(.a(a[6]), .b(b[6]), .pg_logic_or0(u_cla24_pg_logic6_or0), .pg_logic_and0(u_cla24_pg_logic6_and0), .pg_logic_xor0(u_cla24_pg_logic6_xor0)); xor_gate xor_gate_u_cla24_xor6(.a(u_cla24_pg_logic6_xor0[0]), .b(u_cla24_or8[0]), .out(u_cla24_xor6)); and_gate and_gate_u_cla24_and16(.a(u_cla24_or5[0]), .b(u_cla24_pg_logic5_or0[0]), .out(u_cla24_and16)); and_gate and_gate_u_cla24_and17(.a(u_cla24_pg_logic6_or0[0]), .b(u_cla24_pg_logic4_or0[0]), .out(u_cla24_and17)); and_gate and_gate_u_cla24_and18(.a(u_cla24_and16[0]), .b(u_cla24_and17[0]), .out(u_cla24_and18)); and_gate and_gate_u_cla24_and19(.a(u_cla24_pg_logic4_and0[0]), .b(u_cla24_pg_logic6_or0[0]), .out(u_cla24_and19)); and_gate and_gate_u_cla24_and20(.a(u_cla24_and19[0]), .b(u_cla24_pg_logic5_or0[0]), .out(u_cla24_and20)); and_gate and_gate_u_cla24_and21(.a(u_cla24_pg_logic5_and0[0]), .b(u_cla24_pg_logic6_or0[0]), .out(u_cla24_and21)); or_gate or_gate_u_cla24_or9(.a(u_cla24_and18[0]), .b(u_cla24_and20[0]), .out(u_cla24_or9)); or_gate or_gate_u_cla24_or10(.a(u_cla24_or9[0]), .b(u_cla24_and21[0]), .out(u_cla24_or10)); or_gate or_gate_u_cla24_or11(.a(u_cla24_pg_logic6_and0[0]), .b(u_cla24_or10[0]), .out(u_cla24_or11)); pg_logic pg_logic_u_cla24_pg_logic7_out(.a(a[7]), .b(b[7]), .pg_logic_or0(u_cla24_pg_logic7_or0), .pg_logic_and0(u_cla24_pg_logic7_and0), .pg_logic_xor0(u_cla24_pg_logic7_xor0)); xor_gate xor_gate_u_cla24_xor7(.a(u_cla24_pg_logic7_xor0[0]), .b(u_cla24_or11[0]), .out(u_cla24_xor7)); and_gate and_gate_u_cla24_and22(.a(u_cla24_or5[0]), .b(u_cla24_pg_logic6_or0[0]), .out(u_cla24_and22)); and_gate and_gate_u_cla24_and23(.a(u_cla24_pg_logic7_or0[0]), .b(u_cla24_pg_logic5_or0[0]), .out(u_cla24_and23)); and_gate and_gate_u_cla24_and24(.a(u_cla24_and22[0]), .b(u_cla24_and23[0]), .out(u_cla24_and24)); and_gate and_gate_u_cla24_and25(.a(u_cla24_and24[0]), .b(u_cla24_pg_logic4_or0[0]), .out(u_cla24_and25)); and_gate and_gate_u_cla24_and26(.a(u_cla24_pg_logic4_and0[0]), .b(u_cla24_pg_logic6_or0[0]), .out(u_cla24_and26)); and_gate and_gate_u_cla24_and27(.a(u_cla24_pg_logic7_or0[0]), .b(u_cla24_pg_logic5_or0[0]), .out(u_cla24_and27)); and_gate and_gate_u_cla24_and28(.a(u_cla24_and26[0]), .b(u_cla24_and27[0]), .out(u_cla24_and28)); and_gate and_gate_u_cla24_and29(.a(u_cla24_pg_logic5_and0[0]), .b(u_cla24_pg_logic7_or0[0]), .out(u_cla24_and29)); and_gate and_gate_u_cla24_and30(.a(u_cla24_and29[0]), .b(u_cla24_pg_logic6_or0[0]), .out(u_cla24_and30)); and_gate and_gate_u_cla24_and31(.a(u_cla24_pg_logic6_and0[0]), .b(u_cla24_pg_logic7_or0[0]), .out(u_cla24_and31)); or_gate or_gate_u_cla24_or12(.a(u_cla24_and25[0]), .b(u_cla24_and30[0]), .out(u_cla24_or12)); or_gate or_gate_u_cla24_or13(.a(u_cla24_and28[0]), .b(u_cla24_and31[0]), .out(u_cla24_or13)); or_gate or_gate_u_cla24_or14(.a(u_cla24_or12[0]), .b(u_cla24_or13[0]), .out(u_cla24_or14)); or_gate or_gate_u_cla24_or15(.a(u_cla24_pg_logic7_and0[0]), .b(u_cla24_or14[0]), .out(u_cla24_or15)); pg_logic pg_logic_u_cla24_pg_logic8_out(.a(a[8]), .b(b[8]), .pg_logic_or0(u_cla24_pg_logic8_or0), .pg_logic_and0(u_cla24_pg_logic8_and0), .pg_logic_xor0(u_cla24_pg_logic8_xor0)); xor_gate xor_gate_u_cla24_xor8(.a(u_cla24_pg_logic8_xor0[0]), .b(u_cla24_or15[0]), .out(u_cla24_xor8)); and_gate and_gate_u_cla24_and32(.a(u_cla24_or15[0]), .b(u_cla24_pg_logic8_or0[0]), .out(u_cla24_and32)); or_gate or_gate_u_cla24_or16(.a(u_cla24_pg_logic8_and0[0]), .b(u_cla24_and32[0]), .out(u_cla24_or16)); pg_logic pg_logic_u_cla24_pg_logic9_out(.a(a[9]), .b(b[9]), .pg_logic_or0(u_cla24_pg_logic9_or0), .pg_logic_and0(u_cla24_pg_logic9_and0), .pg_logic_xor0(u_cla24_pg_logic9_xor0)); xor_gate xor_gate_u_cla24_xor9(.a(u_cla24_pg_logic9_xor0[0]), .b(u_cla24_or16[0]), .out(u_cla24_xor9)); and_gate and_gate_u_cla24_and33(.a(u_cla24_or15[0]), .b(u_cla24_pg_logic9_or0[0]), .out(u_cla24_and33)); and_gate and_gate_u_cla24_and34(.a(u_cla24_and33[0]), .b(u_cla24_pg_logic8_or0[0]), .out(u_cla24_and34)); and_gate and_gate_u_cla24_and35(.a(u_cla24_pg_logic8_and0[0]), .b(u_cla24_pg_logic9_or0[0]), .out(u_cla24_and35)); or_gate or_gate_u_cla24_or17(.a(u_cla24_and34[0]), .b(u_cla24_and35[0]), .out(u_cla24_or17)); or_gate or_gate_u_cla24_or18(.a(u_cla24_pg_logic9_and0[0]), .b(u_cla24_or17[0]), .out(u_cla24_or18)); pg_logic pg_logic_u_cla24_pg_logic10_out(.a(a[10]), .b(b[10]), .pg_logic_or0(u_cla24_pg_logic10_or0), .pg_logic_and0(u_cla24_pg_logic10_and0), .pg_logic_xor0(u_cla24_pg_logic10_xor0)); xor_gate xor_gate_u_cla24_xor10(.a(u_cla24_pg_logic10_xor0[0]), .b(u_cla24_or18[0]), .out(u_cla24_xor10)); and_gate and_gate_u_cla24_and36(.a(u_cla24_or15[0]), .b(u_cla24_pg_logic9_or0[0]), .out(u_cla24_and36)); and_gate and_gate_u_cla24_and37(.a(u_cla24_pg_logic10_or0[0]), .b(u_cla24_pg_logic8_or0[0]), .out(u_cla24_and37)); and_gate and_gate_u_cla24_and38(.a(u_cla24_and36[0]), .b(u_cla24_and37[0]), .out(u_cla24_and38)); and_gate and_gate_u_cla24_and39(.a(u_cla24_pg_logic8_and0[0]), .b(u_cla24_pg_logic10_or0[0]), .out(u_cla24_and39)); and_gate and_gate_u_cla24_and40(.a(u_cla24_and39[0]), .b(u_cla24_pg_logic9_or0[0]), .out(u_cla24_and40)); and_gate and_gate_u_cla24_and41(.a(u_cla24_pg_logic9_and0[0]), .b(u_cla24_pg_logic10_or0[0]), .out(u_cla24_and41)); or_gate or_gate_u_cla24_or19(.a(u_cla24_and38[0]), .b(u_cla24_and40[0]), .out(u_cla24_or19)); or_gate or_gate_u_cla24_or20(.a(u_cla24_or19[0]), .b(u_cla24_and41[0]), .out(u_cla24_or20)); or_gate or_gate_u_cla24_or21(.a(u_cla24_pg_logic10_and0[0]), .b(u_cla24_or20[0]), .out(u_cla24_or21)); pg_logic pg_logic_u_cla24_pg_logic11_out(.a(a[11]), .b(b[11]), .pg_logic_or0(u_cla24_pg_logic11_or0), .pg_logic_and0(u_cla24_pg_logic11_and0), .pg_logic_xor0(u_cla24_pg_logic11_xor0)); xor_gate xor_gate_u_cla24_xor11(.a(u_cla24_pg_logic11_xor0[0]), .b(u_cla24_or21[0]), .out(u_cla24_xor11)); and_gate and_gate_u_cla24_and42(.a(u_cla24_or15[0]), .b(u_cla24_pg_logic10_or0[0]), .out(u_cla24_and42)); and_gate and_gate_u_cla24_and43(.a(u_cla24_pg_logic11_or0[0]), .b(u_cla24_pg_logic9_or0[0]), .out(u_cla24_and43)); and_gate and_gate_u_cla24_and44(.a(u_cla24_and42[0]), .b(u_cla24_and43[0]), .out(u_cla24_and44)); and_gate and_gate_u_cla24_and45(.a(u_cla24_and44[0]), .b(u_cla24_pg_logic8_or0[0]), .out(u_cla24_and45)); and_gate and_gate_u_cla24_and46(.a(u_cla24_pg_logic8_and0[0]), .b(u_cla24_pg_logic10_or0[0]), .out(u_cla24_and46)); and_gate and_gate_u_cla24_and47(.a(u_cla24_pg_logic11_or0[0]), .b(u_cla24_pg_logic9_or0[0]), .out(u_cla24_and47)); and_gate and_gate_u_cla24_and48(.a(u_cla24_and46[0]), .b(u_cla24_and47[0]), .out(u_cla24_and48)); and_gate and_gate_u_cla24_and49(.a(u_cla24_pg_logic9_and0[0]), .b(u_cla24_pg_logic11_or0[0]), .out(u_cla24_and49)); and_gate and_gate_u_cla24_and50(.a(u_cla24_and49[0]), .b(u_cla24_pg_logic10_or0[0]), .out(u_cla24_and50)); and_gate and_gate_u_cla24_and51(.a(u_cla24_pg_logic10_and0[0]), .b(u_cla24_pg_logic11_or0[0]), .out(u_cla24_and51)); or_gate or_gate_u_cla24_or22(.a(u_cla24_and45[0]), .b(u_cla24_and50[0]), .out(u_cla24_or22)); or_gate or_gate_u_cla24_or23(.a(u_cla24_and48[0]), .b(u_cla24_and51[0]), .out(u_cla24_or23)); or_gate or_gate_u_cla24_or24(.a(u_cla24_or22[0]), .b(u_cla24_or23[0]), .out(u_cla24_or24)); or_gate or_gate_u_cla24_or25(.a(u_cla24_pg_logic11_and0[0]), .b(u_cla24_or24[0]), .out(u_cla24_or25)); pg_logic pg_logic_u_cla24_pg_logic12_out(.a(a[12]), .b(b[12]), .pg_logic_or0(u_cla24_pg_logic12_or0), .pg_logic_and0(u_cla24_pg_logic12_and0), .pg_logic_xor0(u_cla24_pg_logic12_xor0)); xor_gate xor_gate_u_cla24_xor12(.a(u_cla24_pg_logic12_xor0[0]), .b(u_cla24_or25[0]), .out(u_cla24_xor12)); and_gate and_gate_u_cla24_and52(.a(u_cla24_or25[0]), .b(u_cla24_pg_logic12_or0[0]), .out(u_cla24_and52)); or_gate or_gate_u_cla24_or26(.a(u_cla24_pg_logic12_and0[0]), .b(u_cla24_and52[0]), .out(u_cla24_or26)); pg_logic pg_logic_u_cla24_pg_logic13_out(.a(a[13]), .b(b[13]), .pg_logic_or0(u_cla24_pg_logic13_or0), .pg_logic_and0(u_cla24_pg_logic13_and0), .pg_logic_xor0(u_cla24_pg_logic13_xor0)); xor_gate xor_gate_u_cla24_xor13(.a(u_cla24_pg_logic13_xor0[0]), .b(u_cla24_or26[0]), .out(u_cla24_xor13)); and_gate and_gate_u_cla24_and53(.a(u_cla24_or25[0]), .b(u_cla24_pg_logic13_or0[0]), .out(u_cla24_and53)); and_gate and_gate_u_cla24_and54(.a(u_cla24_and53[0]), .b(u_cla24_pg_logic12_or0[0]), .out(u_cla24_and54)); and_gate and_gate_u_cla24_and55(.a(u_cla24_pg_logic12_and0[0]), .b(u_cla24_pg_logic13_or0[0]), .out(u_cla24_and55)); or_gate or_gate_u_cla24_or27(.a(u_cla24_and54[0]), .b(u_cla24_and55[0]), .out(u_cla24_or27)); or_gate or_gate_u_cla24_or28(.a(u_cla24_pg_logic13_and0[0]), .b(u_cla24_or27[0]), .out(u_cla24_or28)); pg_logic pg_logic_u_cla24_pg_logic14_out(.a(a[14]), .b(b[14]), .pg_logic_or0(u_cla24_pg_logic14_or0), .pg_logic_and0(u_cla24_pg_logic14_and0), .pg_logic_xor0(u_cla24_pg_logic14_xor0)); xor_gate xor_gate_u_cla24_xor14(.a(u_cla24_pg_logic14_xor0[0]), .b(u_cla24_or28[0]), .out(u_cla24_xor14)); and_gate and_gate_u_cla24_and56(.a(u_cla24_or25[0]), .b(u_cla24_pg_logic13_or0[0]), .out(u_cla24_and56)); and_gate and_gate_u_cla24_and57(.a(u_cla24_pg_logic14_or0[0]), .b(u_cla24_pg_logic12_or0[0]), .out(u_cla24_and57)); and_gate and_gate_u_cla24_and58(.a(u_cla24_and56[0]), .b(u_cla24_and57[0]), .out(u_cla24_and58)); and_gate and_gate_u_cla24_and59(.a(u_cla24_pg_logic12_and0[0]), .b(u_cla24_pg_logic14_or0[0]), .out(u_cla24_and59)); and_gate and_gate_u_cla24_and60(.a(u_cla24_and59[0]), .b(u_cla24_pg_logic13_or0[0]), .out(u_cla24_and60)); and_gate and_gate_u_cla24_and61(.a(u_cla24_pg_logic13_and0[0]), .b(u_cla24_pg_logic14_or0[0]), .out(u_cla24_and61)); or_gate or_gate_u_cla24_or29(.a(u_cla24_and58[0]), .b(u_cla24_and60[0]), .out(u_cla24_or29)); or_gate or_gate_u_cla24_or30(.a(u_cla24_or29[0]), .b(u_cla24_and61[0]), .out(u_cla24_or30)); or_gate or_gate_u_cla24_or31(.a(u_cla24_pg_logic14_and0[0]), .b(u_cla24_or30[0]), .out(u_cla24_or31)); pg_logic pg_logic_u_cla24_pg_logic15_out(.a(a[15]), .b(b[15]), .pg_logic_or0(u_cla24_pg_logic15_or0), .pg_logic_and0(u_cla24_pg_logic15_and0), .pg_logic_xor0(u_cla24_pg_logic15_xor0)); xor_gate xor_gate_u_cla24_xor15(.a(u_cla24_pg_logic15_xor0[0]), .b(u_cla24_or31[0]), .out(u_cla24_xor15)); and_gate and_gate_u_cla24_and62(.a(u_cla24_or25[0]), .b(u_cla24_pg_logic14_or0[0]), .out(u_cla24_and62)); and_gate and_gate_u_cla24_and63(.a(u_cla24_pg_logic15_or0[0]), .b(u_cla24_pg_logic13_or0[0]), .out(u_cla24_and63)); and_gate and_gate_u_cla24_and64(.a(u_cla24_and62[0]), .b(u_cla24_and63[0]), .out(u_cla24_and64)); and_gate and_gate_u_cla24_and65(.a(u_cla24_and64[0]), .b(u_cla24_pg_logic12_or0[0]), .out(u_cla24_and65)); and_gate and_gate_u_cla24_and66(.a(u_cla24_pg_logic12_and0[0]), .b(u_cla24_pg_logic14_or0[0]), .out(u_cla24_and66)); and_gate and_gate_u_cla24_and67(.a(u_cla24_pg_logic15_or0[0]), .b(u_cla24_pg_logic13_or0[0]), .out(u_cla24_and67)); and_gate and_gate_u_cla24_and68(.a(u_cla24_and66[0]), .b(u_cla24_and67[0]), .out(u_cla24_and68)); and_gate and_gate_u_cla24_and69(.a(u_cla24_pg_logic13_and0[0]), .b(u_cla24_pg_logic15_or0[0]), .out(u_cla24_and69)); and_gate and_gate_u_cla24_and70(.a(u_cla24_and69[0]), .b(u_cla24_pg_logic14_or0[0]), .out(u_cla24_and70)); and_gate and_gate_u_cla24_and71(.a(u_cla24_pg_logic14_and0[0]), .b(u_cla24_pg_logic15_or0[0]), .out(u_cla24_and71)); or_gate or_gate_u_cla24_or32(.a(u_cla24_and65[0]), .b(u_cla24_and70[0]), .out(u_cla24_or32)); or_gate or_gate_u_cla24_or33(.a(u_cla24_and68[0]), .b(u_cla24_and71[0]), .out(u_cla24_or33)); or_gate or_gate_u_cla24_or34(.a(u_cla24_or32[0]), .b(u_cla24_or33[0]), .out(u_cla24_or34)); or_gate or_gate_u_cla24_or35(.a(u_cla24_pg_logic15_and0[0]), .b(u_cla24_or34[0]), .out(u_cla24_or35)); pg_logic pg_logic_u_cla24_pg_logic16_out(.a(a[16]), .b(b[16]), .pg_logic_or0(u_cla24_pg_logic16_or0), .pg_logic_and0(u_cla24_pg_logic16_and0), .pg_logic_xor0(u_cla24_pg_logic16_xor0)); xor_gate xor_gate_u_cla24_xor16(.a(u_cla24_pg_logic16_xor0[0]), .b(u_cla24_or35[0]), .out(u_cla24_xor16)); and_gate and_gate_u_cla24_and72(.a(u_cla24_or35[0]), .b(u_cla24_pg_logic16_or0[0]), .out(u_cla24_and72)); or_gate or_gate_u_cla24_or36(.a(u_cla24_pg_logic16_and0[0]), .b(u_cla24_and72[0]), .out(u_cla24_or36)); pg_logic pg_logic_u_cla24_pg_logic17_out(.a(a[17]), .b(b[17]), .pg_logic_or0(u_cla24_pg_logic17_or0), .pg_logic_and0(u_cla24_pg_logic17_and0), .pg_logic_xor0(u_cla24_pg_logic17_xor0)); xor_gate xor_gate_u_cla24_xor17(.a(u_cla24_pg_logic17_xor0[0]), .b(u_cla24_or36[0]), .out(u_cla24_xor17)); and_gate and_gate_u_cla24_and73(.a(u_cla24_or35[0]), .b(u_cla24_pg_logic17_or0[0]), .out(u_cla24_and73)); and_gate and_gate_u_cla24_and74(.a(u_cla24_and73[0]), .b(u_cla24_pg_logic16_or0[0]), .out(u_cla24_and74)); and_gate and_gate_u_cla24_and75(.a(u_cla24_pg_logic16_and0[0]), .b(u_cla24_pg_logic17_or0[0]), .out(u_cla24_and75)); or_gate or_gate_u_cla24_or37(.a(u_cla24_and74[0]), .b(u_cla24_and75[0]), .out(u_cla24_or37)); or_gate or_gate_u_cla24_or38(.a(u_cla24_pg_logic17_and0[0]), .b(u_cla24_or37[0]), .out(u_cla24_or38)); pg_logic pg_logic_u_cla24_pg_logic18_out(.a(a[18]), .b(b[18]), .pg_logic_or0(u_cla24_pg_logic18_or0), .pg_logic_and0(u_cla24_pg_logic18_and0), .pg_logic_xor0(u_cla24_pg_logic18_xor0)); xor_gate xor_gate_u_cla24_xor18(.a(u_cla24_pg_logic18_xor0[0]), .b(u_cla24_or38[0]), .out(u_cla24_xor18)); and_gate and_gate_u_cla24_and76(.a(u_cla24_or35[0]), .b(u_cla24_pg_logic17_or0[0]), .out(u_cla24_and76)); and_gate and_gate_u_cla24_and77(.a(u_cla24_pg_logic18_or0[0]), .b(u_cla24_pg_logic16_or0[0]), .out(u_cla24_and77)); and_gate and_gate_u_cla24_and78(.a(u_cla24_and76[0]), .b(u_cla24_and77[0]), .out(u_cla24_and78)); and_gate and_gate_u_cla24_and79(.a(u_cla24_pg_logic16_and0[0]), .b(u_cla24_pg_logic18_or0[0]), .out(u_cla24_and79)); and_gate and_gate_u_cla24_and80(.a(u_cla24_and79[0]), .b(u_cla24_pg_logic17_or0[0]), .out(u_cla24_and80)); and_gate and_gate_u_cla24_and81(.a(u_cla24_pg_logic17_and0[0]), .b(u_cla24_pg_logic18_or0[0]), .out(u_cla24_and81)); or_gate or_gate_u_cla24_or39(.a(u_cla24_and78[0]), .b(u_cla24_and80[0]), .out(u_cla24_or39)); or_gate or_gate_u_cla24_or40(.a(u_cla24_or39[0]), .b(u_cla24_and81[0]), .out(u_cla24_or40)); or_gate or_gate_u_cla24_or41(.a(u_cla24_pg_logic18_and0[0]), .b(u_cla24_or40[0]), .out(u_cla24_or41)); pg_logic pg_logic_u_cla24_pg_logic19_out(.a(a[19]), .b(b[19]), .pg_logic_or0(u_cla24_pg_logic19_or0), .pg_logic_and0(u_cla24_pg_logic19_and0), .pg_logic_xor0(u_cla24_pg_logic19_xor0)); xor_gate xor_gate_u_cla24_xor19(.a(u_cla24_pg_logic19_xor0[0]), .b(u_cla24_or41[0]), .out(u_cla24_xor19)); and_gate and_gate_u_cla24_and82(.a(u_cla24_or35[0]), .b(u_cla24_pg_logic18_or0[0]), .out(u_cla24_and82)); and_gate and_gate_u_cla24_and83(.a(u_cla24_pg_logic19_or0[0]), .b(u_cla24_pg_logic17_or0[0]), .out(u_cla24_and83)); and_gate and_gate_u_cla24_and84(.a(u_cla24_and82[0]), .b(u_cla24_and83[0]), .out(u_cla24_and84)); and_gate and_gate_u_cla24_and85(.a(u_cla24_and84[0]), .b(u_cla24_pg_logic16_or0[0]), .out(u_cla24_and85)); and_gate and_gate_u_cla24_and86(.a(u_cla24_pg_logic16_and0[0]), .b(u_cla24_pg_logic18_or0[0]), .out(u_cla24_and86)); and_gate and_gate_u_cla24_and87(.a(u_cla24_pg_logic19_or0[0]), .b(u_cla24_pg_logic17_or0[0]), .out(u_cla24_and87)); and_gate and_gate_u_cla24_and88(.a(u_cla24_and86[0]), .b(u_cla24_and87[0]), .out(u_cla24_and88)); and_gate and_gate_u_cla24_and89(.a(u_cla24_pg_logic17_and0[0]), .b(u_cla24_pg_logic19_or0[0]), .out(u_cla24_and89)); and_gate and_gate_u_cla24_and90(.a(u_cla24_and89[0]), .b(u_cla24_pg_logic18_or0[0]), .out(u_cla24_and90)); and_gate and_gate_u_cla24_and91(.a(u_cla24_pg_logic18_and0[0]), .b(u_cla24_pg_logic19_or0[0]), .out(u_cla24_and91)); or_gate or_gate_u_cla24_or42(.a(u_cla24_and85[0]), .b(u_cla24_and90[0]), .out(u_cla24_or42)); or_gate or_gate_u_cla24_or43(.a(u_cla24_and88[0]), .b(u_cla24_and91[0]), .out(u_cla24_or43)); or_gate or_gate_u_cla24_or44(.a(u_cla24_or42[0]), .b(u_cla24_or43[0]), .out(u_cla24_or44)); or_gate or_gate_u_cla24_or45(.a(u_cla24_pg_logic19_and0[0]), .b(u_cla24_or44[0]), .out(u_cla24_or45)); pg_logic pg_logic_u_cla24_pg_logic20_out(.a(a[20]), .b(b[20]), .pg_logic_or0(u_cla24_pg_logic20_or0), .pg_logic_and0(u_cla24_pg_logic20_and0), .pg_logic_xor0(u_cla24_pg_logic20_xor0)); xor_gate xor_gate_u_cla24_xor20(.a(u_cla24_pg_logic20_xor0[0]), .b(u_cla24_or45[0]), .out(u_cla24_xor20)); and_gate and_gate_u_cla24_and92(.a(u_cla24_or45[0]), .b(u_cla24_pg_logic20_or0[0]), .out(u_cla24_and92)); or_gate or_gate_u_cla24_or46(.a(u_cla24_pg_logic20_and0[0]), .b(u_cla24_and92[0]), .out(u_cla24_or46)); pg_logic pg_logic_u_cla24_pg_logic21_out(.a(a[21]), .b(b[21]), .pg_logic_or0(u_cla24_pg_logic21_or0), .pg_logic_and0(u_cla24_pg_logic21_and0), .pg_logic_xor0(u_cla24_pg_logic21_xor0)); xor_gate xor_gate_u_cla24_xor21(.a(u_cla24_pg_logic21_xor0[0]), .b(u_cla24_or46[0]), .out(u_cla24_xor21)); and_gate and_gate_u_cla24_and93(.a(u_cla24_or45[0]), .b(u_cla24_pg_logic21_or0[0]), .out(u_cla24_and93)); and_gate and_gate_u_cla24_and94(.a(u_cla24_and93[0]), .b(u_cla24_pg_logic20_or0[0]), .out(u_cla24_and94)); and_gate and_gate_u_cla24_and95(.a(u_cla24_pg_logic20_and0[0]), .b(u_cla24_pg_logic21_or0[0]), .out(u_cla24_and95)); or_gate or_gate_u_cla24_or47(.a(u_cla24_and94[0]), .b(u_cla24_and95[0]), .out(u_cla24_or47)); or_gate or_gate_u_cla24_or48(.a(u_cla24_pg_logic21_and0[0]), .b(u_cla24_or47[0]), .out(u_cla24_or48)); pg_logic pg_logic_u_cla24_pg_logic22_out(.a(a[22]), .b(b[22]), .pg_logic_or0(u_cla24_pg_logic22_or0), .pg_logic_and0(u_cla24_pg_logic22_and0), .pg_logic_xor0(u_cla24_pg_logic22_xor0)); xor_gate xor_gate_u_cla24_xor22(.a(u_cla24_pg_logic22_xor0[0]), .b(u_cla24_or48[0]), .out(u_cla24_xor22)); and_gate and_gate_u_cla24_and96(.a(u_cla24_or45[0]), .b(u_cla24_pg_logic21_or0[0]), .out(u_cla24_and96)); and_gate and_gate_u_cla24_and97(.a(u_cla24_pg_logic22_or0[0]), .b(u_cla24_pg_logic20_or0[0]), .out(u_cla24_and97)); and_gate and_gate_u_cla24_and98(.a(u_cla24_and96[0]), .b(u_cla24_and97[0]), .out(u_cla24_and98)); and_gate and_gate_u_cla24_and99(.a(u_cla24_pg_logic20_and0[0]), .b(u_cla24_pg_logic22_or0[0]), .out(u_cla24_and99)); and_gate and_gate_u_cla24_and100(.a(u_cla24_and99[0]), .b(u_cla24_pg_logic21_or0[0]), .out(u_cla24_and100)); and_gate and_gate_u_cla24_and101(.a(u_cla24_pg_logic21_and0[0]), .b(u_cla24_pg_logic22_or0[0]), .out(u_cla24_and101)); or_gate or_gate_u_cla24_or49(.a(u_cla24_and98[0]), .b(u_cla24_and100[0]), .out(u_cla24_or49)); or_gate or_gate_u_cla24_or50(.a(u_cla24_or49[0]), .b(u_cla24_and101[0]), .out(u_cla24_or50)); or_gate or_gate_u_cla24_or51(.a(u_cla24_pg_logic22_and0[0]), .b(u_cla24_or50[0]), .out(u_cla24_or51)); pg_logic pg_logic_u_cla24_pg_logic23_out(.a(a[23]), .b(b[23]), .pg_logic_or0(u_cla24_pg_logic23_or0), .pg_logic_and0(u_cla24_pg_logic23_and0), .pg_logic_xor0(u_cla24_pg_logic23_xor0)); xor_gate xor_gate_u_cla24_xor23(.a(u_cla24_pg_logic23_xor0[0]), .b(u_cla24_or51[0]), .out(u_cla24_xor23)); and_gate and_gate_u_cla24_and102(.a(u_cla24_or45[0]), .b(u_cla24_pg_logic22_or0[0]), .out(u_cla24_and102)); and_gate and_gate_u_cla24_and103(.a(u_cla24_pg_logic23_or0[0]), .b(u_cla24_pg_logic21_or0[0]), .out(u_cla24_and103)); and_gate and_gate_u_cla24_and104(.a(u_cla24_and102[0]), .b(u_cla24_and103[0]), .out(u_cla24_and104)); and_gate and_gate_u_cla24_and105(.a(u_cla24_and104[0]), .b(u_cla24_pg_logic20_or0[0]), .out(u_cla24_and105)); and_gate and_gate_u_cla24_and106(.a(u_cla24_pg_logic20_and0[0]), .b(u_cla24_pg_logic22_or0[0]), .out(u_cla24_and106)); and_gate and_gate_u_cla24_and107(.a(u_cla24_pg_logic23_or0[0]), .b(u_cla24_pg_logic21_or0[0]), .out(u_cla24_and107)); and_gate and_gate_u_cla24_and108(.a(u_cla24_and106[0]), .b(u_cla24_and107[0]), .out(u_cla24_and108)); and_gate and_gate_u_cla24_and109(.a(u_cla24_pg_logic21_and0[0]), .b(u_cla24_pg_logic23_or0[0]), .out(u_cla24_and109)); and_gate and_gate_u_cla24_and110(.a(u_cla24_and109[0]), .b(u_cla24_pg_logic22_or0[0]), .out(u_cla24_and110)); and_gate and_gate_u_cla24_and111(.a(u_cla24_pg_logic22_and0[0]), .b(u_cla24_pg_logic23_or0[0]), .out(u_cla24_and111)); or_gate or_gate_u_cla24_or52(.a(u_cla24_and105[0]), .b(u_cla24_and110[0]), .out(u_cla24_or52)); or_gate or_gate_u_cla24_or53(.a(u_cla24_and108[0]), .b(u_cla24_and111[0]), .out(u_cla24_or53)); or_gate or_gate_u_cla24_or54(.a(u_cla24_or52[0]), .b(u_cla24_or53[0]), .out(u_cla24_or54)); or_gate or_gate_u_cla24_or55(.a(u_cla24_pg_logic23_and0[0]), .b(u_cla24_or54[0]), .out(u_cla24_or55)); assign u_cla24_out[0] = u_cla24_pg_logic0_xor0[0]; assign u_cla24_out[1] = u_cla24_xor1[0]; assign u_cla24_out[2] = u_cla24_xor2[0]; assign u_cla24_out[3] = u_cla24_xor3[0]; assign u_cla24_out[4] = u_cla24_xor4[0]; assign u_cla24_out[5] = u_cla24_xor5[0]; assign u_cla24_out[6] = u_cla24_xor6[0]; assign u_cla24_out[7] = u_cla24_xor7[0]; assign u_cla24_out[8] = u_cla24_xor8[0]; assign u_cla24_out[9] = u_cla24_xor9[0]; assign u_cla24_out[10] = u_cla24_xor10[0]; assign u_cla24_out[11] = u_cla24_xor11[0]; assign u_cla24_out[12] = u_cla24_xor12[0]; assign u_cla24_out[13] = u_cla24_xor13[0]; assign u_cla24_out[14] = u_cla24_xor14[0]; assign u_cla24_out[15] = u_cla24_xor15[0]; assign u_cla24_out[16] = u_cla24_xor16[0]; assign u_cla24_out[17] = u_cla24_xor17[0]; assign u_cla24_out[18] = u_cla24_xor18[0]; assign u_cla24_out[19] = u_cla24_xor19[0]; assign u_cla24_out[20] = u_cla24_xor20[0]; assign u_cla24_out[21] = u_cla24_xor21[0]; assign u_cla24_out[22] = u_cla24_xor22[0]; assign u_cla24_out[23] = u_cla24_xor23[0]; assign u_cla24_out[24] = u_cla24_or55[0]; endmodule module s_csamul_cla24(input [23:0] a, input [23:0] b, output [47:0] s_csamul_cla24_out); wire [0:0] s_csamul_cla24_and0_0; wire [0:0] s_csamul_cla24_and1_0; wire [0:0] s_csamul_cla24_and2_0; wire [0:0] s_csamul_cla24_and3_0; wire [0:0] s_csamul_cla24_and4_0; wire [0:0] s_csamul_cla24_and5_0; wire [0:0] s_csamul_cla24_and6_0; wire [0:0] s_csamul_cla24_and7_0; wire [0:0] s_csamul_cla24_and8_0; wire [0:0] s_csamul_cla24_and9_0; wire [0:0] s_csamul_cla24_and10_0; wire [0:0] s_csamul_cla24_and11_0; wire [0:0] s_csamul_cla24_and12_0; wire [0:0] s_csamul_cla24_and13_0; wire [0:0] s_csamul_cla24_and14_0; wire [0:0] s_csamul_cla24_and15_0; wire [0:0] s_csamul_cla24_and16_0; wire [0:0] s_csamul_cla24_and17_0; wire [0:0] s_csamul_cla24_and18_0; wire [0:0] s_csamul_cla24_and19_0; wire [0:0] s_csamul_cla24_and20_0; wire [0:0] s_csamul_cla24_and21_0; wire [0:0] s_csamul_cla24_and22_0; wire [0:0] s_csamul_cla24_nand23_0; wire [0:0] s_csamul_cla24_and0_1; wire [0:0] s_csamul_cla24_ha0_1_xor0; wire [0:0] s_csamul_cla24_ha0_1_and0; wire [0:0] s_csamul_cla24_and1_1; wire [0:0] s_csamul_cla24_ha1_1_xor0; wire [0:0] s_csamul_cla24_ha1_1_and0; wire [0:0] s_csamul_cla24_and2_1; wire [0:0] s_csamul_cla24_ha2_1_xor0; wire [0:0] s_csamul_cla24_ha2_1_and0; wire [0:0] s_csamul_cla24_and3_1; wire [0:0] s_csamul_cla24_ha3_1_xor0; wire [0:0] s_csamul_cla24_ha3_1_and0; wire [0:0] s_csamul_cla24_and4_1; wire [0:0] s_csamul_cla24_ha4_1_xor0; wire [0:0] s_csamul_cla24_ha4_1_and0; wire [0:0] s_csamul_cla24_and5_1; wire [0:0] s_csamul_cla24_ha5_1_xor0; wire [0:0] s_csamul_cla24_ha5_1_and0; wire [0:0] s_csamul_cla24_and6_1; wire [0:0] s_csamul_cla24_ha6_1_xor0; wire [0:0] s_csamul_cla24_ha6_1_and0; wire [0:0] s_csamul_cla24_and7_1; wire [0:0] s_csamul_cla24_ha7_1_xor0; wire [0:0] s_csamul_cla24_ha7_1_and0; wire [0:0] s_csamul_cla24_and8_1; wire [0:0] s_csamul_cla24_ha8_1_xor0; wire [0:0] s_csamul_cla24_ha8_1_and0; wire [0:0] s_csamul_cla24_and9_1; wire [0:0] s_csamul_cla24_ha9_1_xor0; wire [0:0] s_csamul_cla24_ha9_1_and0; wire [0:0] s_csamul_cla24_and10_1; wire [0:0] s_csamul_cla24_ha10_1_xor0; wire [0:0] s_csamul_cla24_ha10_1_and0; wire [0:0] s_csamul_cla24_and11_1; wire [0:0] s_csamul_cla24_ha11_1_xor0; wire [0:0] s_csamul_cla24_ha11_1_and0; wire [0:0] s_csamul_cla24_and12_1; wire [0:0] s_csamul_cla24_ha12_1_xor0; wire [0:0] s_csamul_cla24_ha12_1_and0; wire [0:0] s_csamul_cla24_and13_1; wire [0:0] s_csamul_cla24_ha13_1_xor0; wire [0:0] s_csamul_cla24_ha13_1_and0; wire [0:0] s_csamul_cla24_and14_1; wire [0:0] s_csamul_cla24_ha14_1_xor0; wire [0:0] s_csamul_cla24_ha14_1_and0; wire [0:0] s_csamul_cla24_and15_1; wire [0:0] s_csamul_cla24_ha15_1_xor0; wire [0:0] s_csamul_cla24_ha15_1_and0; wire [0:0] s_csamul_cla24_and16_1; wire [0:0] s_csamul_cla24_ha16_1_xor0; wire [0:0] s_csamul_cla24_ha16_1_and0; wire [0:0] s_csamul_cla24_and17_1; wire [0:0] s_csamul_cla24_ha17_1_xor0; wire [0:0] s_csamul_cla24_ha17_1_and0; wire [0:0] s_csamul_cla24_and18_1; wire [0:0] s_csamul_cla24_ha18_1_xor0; wire [0:0] s_csamul_cla24_ha18_1_and0; wire [0:0] s_csamul_cla24_and19_1; wire [0:0] s_csamul_cla24_ha19_1_xor0; wire [0:0] s_csamul_cla24_ha19_1_and0; wire [0:0] s_csamul_cla24_and20_1; wire [0:0] s_csamul_cla24_ha20_1_xor0; wire [0:0] s_csamul_cla24_ha20_1_and0; wire [0:0] s_csamul_cla24_and21_1; wire [0:0] s_csamul_cla24_ha21_1_xor0; wire [0:0] s_csamul_cla24_ha21_1_and0; wire [0:0] s_csamul_cla24_and22_1; wire [0:0] s_csamul_cla24_ha22_1_xor0; wire [0:0] s_csamul_cla24_ha22_1_and0; wire [0:0] s_csamul_cla24_nand23_1; wire [0:0] s_csamul_cla24_ha23_1_xor0; wire [0:0] s_csamul_cla24_and0_2; wire [0:0] s_csamul_cla24_fa0_2_xor1; wire [0:0] s_csamul_cla24_fa0_2_or0; wire [0:0] s_csamul_cla24_and1_2; wire [0:0] s_csamul_cla24_fa1_2_xor1; wire [0:0] s_csamul_cla24_fa1_2_or0; wire [0:0] s_csamul_cla24_and2_2; wire [0:0] s_csamul_cla24_fa2_2_xor1; wire [0:0] s_csamul_cla24_fa2_2_or0; wire [0:0] s_csamul_cla24_and3_2; wire [0:0] s_csamul_cla24_fa3_2_xor1; wire [0:0] s_csamul_cla24_fa3_2_or0; wire [0:0] s_csamul_cla24_and4_2; wire [0:0] s_csamul_cla24_fa4_2_xor1; wire [0:0] s_csamul_cla24_fa4_2_or0; wire [0:0] s_csamul_cla24_and5_2; wire [0:0] s_csamul_cla24_fa5_2_xor1; wire [0:0] s_csamul_cla24_fa5_2_or0; wire [0:0] s_csamul_cla24_and6_2; wire [0:0] s_csamul_cla24_fa6_2_xor1; wire [0:0] s_csamul_cla24_fa6_2_or0; wire [0:0] s_csamul_cla24_and7_2; wire [0:0] s_csamul_cla24_fa7_2_xor1; wire [0:0] s_csamul_cla24_fa7_2_or0; wire [0:0] s_csamul_cla24_and8_2; wire [0:0] s_csamul_cla24_fa8_2_xor1; wire [0:0] s_csamul_cla24_fa8_2_or0; wire [0:0] s_csamul_cla24_and9_2; wire [0:0] s_csamul_cla24_fa9_2_xor1; wire [0:0] s_csamul_cla24_fa9_2_or0; wire [0:0] s_csamul_cla24_and10_2; wire [0:0] s_csamul_cla24_fa10_2_xor1; wire [0:0] s_csamul_cla24_fa10_2_or0; wire [0:0] s_csamul_cla24_and11_2; wire [0:0] s_csamul_cla24_fa11_2_xor1; wire [0:0] s_csamul_cla24_fa11_2_or0; wire [0:0] s_csamul_cla24_and12_2; wire [0:0] s_csamul_cla24_fa12_2_xor1; wire [0:0] s_csamul_cla24_fa12_2_or0; wire [0:0] s_csamul_cla24_and13_2; wire [0:0] s_csamul_cla24_fa13_2_xor1; wire [0:0] s_csamul_cla24_fa13_2_or0; wire [0:0] s_csamul_cla24_and14_2; wire [0:0] s_csamul_cla24_fa14_2_xor1; wire [0:0] s_csamul_cla24_fa14_2_or0; wire [0:0] s_csamul_cla24_and15_2; wire [0:0] s_csamul_cla24_fa15_2_xor1; wire [0:0] s_csamul_cla24_fa15_2_or0; wire [0:0] s_csamul_cla24_and16_2; wire [0:0] s_csamul_cla24_fa16_2_xor1; wire [0:0] s_csamul_cla24_fa16_2_or0; wire [0:0] s_csamul_cla24_and17_2; wire [0:0] s_csamul_cla24_fa17_2_xor1; wire [0:0] s_csamul_cla24_fa17_2_or0; wire [0:0] s_csamul_cla24_and18_2; wire [0:0] s_csamul_cla24_fa18_2_xor1; wire [0:0] s_csamul_cla24_fa18_2_or0; wire [0:0] s_csamul_cla24_and19_2; wire [0:0] s_csamul_cla24_fa19_2_xor1; wire [0:0] s_csamul_cla24_fa19_2_or0; wire [0:0] s_csamul_cla24_and20_2; wire [0:0] s_csamul_cla24_fa20_2_xor1; wire [0:0] s_csamul_cla24_fa20_2_or0; wire [0:0] s_csamul_cla24_and21_2; wire [0:0] s_csamul_cla24_fa21_2_xor1; wire [0:0] s_csamul_cla24_fa21_2_or0; wire [0:0] s_csamul_cla24_and22_2; wire [0:0] s_csamul_cla24_fa22_2_xor1; wire [0:0] s_csamul_cla24_fa22_2_or0; wire [0:0] s_csamul_cla24_nand23_2; wire [0:0] s_csamul_cla24_ha23_2_xor0; wire [0:0] s_csamul_cla24_ha23_2_and0; wire [0:0] s_csamul_cla24_and0_3; wire [0:0] s_csamul_cla24_fa0_3_xor1; wire [0:0] s_csamul_cla24_fa0_3_or0; wire [0:0] s_csamul_cla24_and1_3; wire [0:0] s_csamul_cla24_fa1_3_xor1; wire [0:0] s_csamul_cla24_fa1_3_or0; wire [0:0] s_csamul_cla24_and2_3; wire [0:0] s_csamul_cla24_fa2_3_xor1; wire [0:0] s_csamul_cla24_fa2_3_or0; wire [0:0] s_csamul_cla24_and3_3; wire [0:0] s_csamul_cla24_fa3_3_xor1; wire [0:0] s_csamul_cla24_fa3_3_or0; wire [0:0] s_csamul_cla24_and4_3; wire [0:0] s_csamul_cla24_fa4_3_xor1; wire [0:0] s_csamul_cla24_fa4_3_or0; wire [0:0] s_csamul_cla24_and5_3; wire [0:0] s_csamul_cla24_fa5_3_xor1; wire [0:0] s_csamul_cla24_fa5_3_or0; wire [0:0] s_csamul_cla24_and6_3; wire [0:0] s_csamul_cla24_fa6_3_xor1; wire [0:0] s_csamul_cla24_fa6_3_or0; wire [0:0] s_csamul_cla24_and7_3; wire [0:0] s_csamul_cla24_fa7_3_xor1; wire [0:0] s_csamul_cla24_fa7_3_or0; wire [0:0] s_csamul_cla24_and8_3; wire [0:0] s_csamul_cla24_fa8_3_xor1; wire [0:0] s_csamul_cla24_fa8_3_or0; wire [0:0] s_csamul_cla24_and9_3; wire [0:0] s_csamul_cla24_fa9_3_xor1; wire [0:0] s_csamul_cla24_fa9_3_or0; wire [0:0] s_csamul_cla24_and10_3; wire [0:0] s_csamul_cla24_fa10_3_xor1; wire [0:0] s_csamul_cla24_fa10_3_or0; wire [0:0] s_csamul_cla24_and11_3; wire [0:0] s_csamul_cla24_fa11_3_xor1; wire [0:0] s_csamul_cla24_fa11_3_or0; wire [0:0] s_csamul_cla24_and12_3; wire [0:0] s_csamul_cla24_fa12_3_xor1; wire [0:0] s_csamul_cla24_fa12_3_or0; wire [0:0] s_csamul_cla24_and13_3; wire [0:0] s_csamul_cla24_fa13_3_xor1; wire [0:0] s_csamul_cla24_fa13_3_or0; wire [0:0] s_csamul_cla24_and14_3; wire [0:0] s_csamul_cla24_fa14_3_xor1; wire [0:0] s_csamul_cla24_fa14_3_or0; wire [0:0] s_csamul_cla24_and15_3; wire [0:0] s_csamul_cla24_fa15_3_xor1; wire [0:0] s_csamul_cla24_fa15_3_or0; wire [0:0] s_csamul_cla24_and16_3; wire [0:0] s_csamul_cla24_fa16_3_xor1; wire [0:0] s_csamul_cla24_fa16_3_or0; wire [0:0] s_csamul_cla24_and17_3; wire [0:0] s_csamul_cla24_fa17_3_xor1; wire [0:0] s_csamul_cla24_fa17_3_or0; wire [0:0] s_csamul_cla24_and18_3; wire [0:0] s_csamul_cla24_fa18_3_xor1; wire [0:0] s_csamul_cla24_fa18_3_or0; wire [0:0] s_csamul_cla24_and19_3; wire [0:0] s_csamul_cla24_fa19_3_xor1; wire [0:0] s_csamul_cla24_fa19_3_or0; wire [0:0] s_csamul_cla24_and20_3; wire [0:0] s_csamul_cla24_fa20_3_xor1; wire [0:0] s_csamul_cla24_fa20_3_or0; wire [0:0] s_csamul_cla24_and21_3; wire [0:0] s_csamul_cla24_fa21_3_xor1; wire [0:0] s_csamul_cla24_fa21_3_or0; wire [0:0] s_csamul_cla24_and22_3; wire [0:0] s_csamul_cla24_fa22_3_xor1; wire [0:0] s_csamul_cla24_fa22_3_or0; wire [0:0] s_csamul_cla24_nand23_3; wire [0:0] s_csamul_cla24_ha23_3_xor0; wire [0:0] s_csamul_cla24_ha23_3_and0; wire [0:0] s_csamul_cla24_and0_4; wire [0:0] s_csamul_cla24_fa0_4_xor1; wire [0:0] s_csamul_cla24_fa0_4_or0; wire [0:0] s_csamul_cla24_and1_4; wire [0:0] s_csamul_cla24_fa1_4_xor1; wire [0:0] s_csamul_cla24_fa1_4_or0; wire [0:0] s_csamul_cla24_and2_4; wire [0:0] s_csamul_cla24_fa2_4_xor1; wire [0:0] s_csamul_cla24_fa2_4_or0; wire [0:0] s_csamul_cla24_and3_4; wire [0:0] s_csamul_cla24_fa3_4_xor1; wire [0:0] s_csamul_cla24_fa3_4_or0; wire [0:0] s_csamul_cla24_and4_4; wire [0:0] s_csamul_cla24_fa4_4_xor1; wire [0:0] s_csamul_cla24_fa4_4_or0; wire [0:0] s_csamul_cla24_and5_4; wire [0:0] s_csamul_cla24_fa5_4_xor1; wire [0:0] s_csamul_cla24_fa5_4_or0; wire [0:0] s_csamul_cla24_and6_4; wire [0:0] s_csamul_cla24_fa6_4_xor1; wire [0:0] s_csamul_cla24_fa6_4_or0; wire [0:0] s_csamul_cla24_and7_4; wire [0:0] s_csamul_cla24_fa7_4_xor1; wire [0:0] s_csamul_cla24_fa7_4_or0; wire [0:0] s_csamul_cla24_and8_4; wire [0:0] s_csamul_cla24_fa8_4_xor1; wire [0:0] s_csamul_cla24_fa8_4_or0; wire [0:0] s_csamul_cla24_and9_4; wire [0:0] s_csamul_cla24_fa9_4_xor1; wire [0:0] s_csamul_cla24_fa9_4_or0; wire [0:0] s_csamul_cla24_and10_4; wire [0:0] s_csamul_cla24_fa10_4_xor1; wire [0:0] s_csamul_cla24_fa10_4_or0; wire [0:0] s_csamul_cla24_and11_4; wire [0:0] s_csamul_cla24_fa11_4_xor1; wire [0:0] s_csamul_cla24_fa11_4_or0; wire [0:0] s_csamul_cla24_and12_4; wire [0:0] s_csamul_cla24_fa12_4_xor1; wire [0:0] s_csamul_cla24_fa12_4_or0; wire [0:0] s_csamul_cla24_and13_4; wire [0:0] s_csamul_cla24_fa13_4_xor1; wire [0:0] s_csamul_cla24_fa13_4_or0; wire [0:0] s_csamul_cla24_and14_4; wire [0:0] s_csamul_cla24_fa14_4_xor1; wire [0:0] s_csamul_cla24_fa14_4_or0; wire [0:0] s_csamul_cla24_and15_4; wire [0:0] s_csamul_cla24_fa15_4_xor1; wire [0:0] s_csamul_cla24_fa15_4_or0; wire [0:0] s_csamul_cla24_and16_4; wire [0:0] s_csamul_cla24_fa16_4_xor1; wire [0:0] s_csamul_cla24_fa16_4_or0; wire [0:0] s_csamul_cla24_and17_4; wire [0:0] s_csamul_cla24_fa17_4_xor1; wire [0:0] s_csamul_cla24_fa17_4_or0; wire [0:0] s_csamul_cla24_and18_4; wire [0:0] s_csamul_cla24_fa18_4_xor1; wire [0:0] s_csamul_cla24_fa18_4_or0; wire [0:0] s_csamul_cla24_and19_4; wire [0:0] s_csamul_cla24_fa19_4_xor1; wire [0:0] s_csamul_cla24_fa19_4_or0; wire [0:0] s_csamul_cla24_and20_4; wire [0:0] s_csamul_cla24_fa20_4_xor1; wire [0:0] s_csamul_cla24_fa20_4_or0; wire [0:0] s_csamul_cla24_and21_4; wire [0:0] s_csamul_cla24_fa21_4_xor1; wire [0:0] s_csamul_cla24_fa21_4_or0; wire [0:0] s_csamul_cla24_and22_4; wire [0:0] s_csamul_cla24_fa22_4_xor1; wire [0:0] s_csamul_cla24_fa22_4_or0; wire [0:0] s_csamul_cla24_nand23_4; wire [0:0] s_csamul_cla24_ha23_4_xor0; wire [0:0] s_csamul_cla24_ha23_4_and0; wire [0:0] s_csamul_cla24_and0_5; wire [0:0] s_csamul_cla24_fa0_5_xor1; wire [0:0] s_csamul_cla24_fa0_5_or0; wire [0:0] s_csamul_cla24_and1_5; wire [0:0] s_csamul_cla24_fa1_5_xor1; wire [0:0] s_csamul_cla24_fa1_5_or0; wire [0:0] s_csamul_cla24_and2_5; wire [0:0] s_csamul_cla24_fa2_5_xor1; wire [0:0] s_csamul_cla24_fa2_5_or0; wire [0:0] s_csamul_cla24_and3_5; wire [0:0] s_csamul_cla24_fa3_5_xor1; wire [0:0] s_csamul_cla24_fa3_5_or0; wire [0:0] s_csamul_cla24_and4_5; wire [0:0] s_csamul_cla24_fa4_5_xor1; wire [0:0] s_csamul_cla24_fa4_5_or0; wire [0:0] s_csamul_cla24_and5_5; wire [0:0] s_csamul_cla24_fa5_5_xor1; wire [0:0] s_csamul_cla24_fa5_5_or0; wire [0:0] s_csamul_cla24_and6_5; wire [0:0] s_csamul_cla24_fa6_5_xor1; wire [0:0] s_csamul_cla24_fa6_5_or0; wire [0:0] s_csamul_cla24_and7_5; wire [0:0] s_csamul_cla24_fa7_5_xor1; wire [0:0] s_csamul_cla24_fa7_5_or0; wire [0:0] s_csamul_cla24_and8_5; wire [0:0] s_csamul_cla24_fa8_5_xor1; wire [0:0] s_csamul_cla24_fa8_5_or0; wire [0:0] s_csamul_cla24_and9_5; wire [0:0] s_csamul_cla24_fa9_5_xor1; wire [0:0] s_csamul_cla24_fa9_5_or0; wire [0:0] s_csamul_cla24_and10_5; wire [0:0] s_csamul_cla24_fa10_5_xor1; wire [0:0] s_csamul_cla24_fa10_5_or0; wire [0:0] s_csamul_cla24_and11_5; wire [0:0] s_csamul_cla24_fa11_5_xor1; wire [0:0] s_csamul_cla24_fa11_5_or0; wire [0:0] s_csamul_cla24_and12_5; wire [0:0] s_csamul_cla24_fa12_5_xor1; wire [0:0] s_csamul_cla24_fa12_5_or0; wire [0:0] s_csamul_cla24_and13_5; wire [0:0] s_csamul_cla24_fa13_5_xor1; wire [0:0] s_csamul_cla24_fa13_5_or0; wire [0:0] s_csamul_cla24_and14_5; wire [0:0] s_csamul_cla24_fa14_5_xor1; wire [0:0] s_csamul_cla24_fa14_5_or0; wire [0:0] s_csamul_cla24_and15_5; wire [0:0] s_csamul_cla24_fa15_5_xor1; wire [0:0] s_csamul_cla24_fa15_5_or0; wire [0:0] s_csamul_cla24_and16_5; wire [0:0] s_csamul_cla24_fa16_5_xor1; wire [0:0] s_csamul_cla24_fa16_5_or0; wire [0:0] s_csamul_cla24_and17_5; wire [0:0] s_csamul_cla24_fa17_5_xor1; wire [0:0] s_csamul_cla24_fa17_5_or0; wire [0:0] s_csamul_cla24_and18_5; wire [0:0] s_csamul_cla24_fa18_5_xor1; wire [0:0] s_csamul_cla24_fa18_5_or0; wire [0:0] s_csamul_cla24_and19_5; wire [0:0] s_csamul_cla24_fa19_5_xor1; wire [0:0] s_csamul_cla24_fa19_5_or0; wire [0:0] s_csamul_cla24_and20_5; wire [0:0] s_csamul_cla24_fa20_5_xor1; wire [0:0] s_csamul_cla24_fa20_5_or0; wire [0:0] s_csamul_cla24_and21_5; wire [0:0] s_csamul_cla24_fa21_5_xor1; wire [0:0] s_csamul_cla24_fa21_5_or0; wire [0:0] s_csamul_cla24_and22_5; wire [0:0] s_csamul_cla24_fa22_5_xor1; wire [0:0] s_csamul_cla24_fa22_5_or0; wire [0:0] s_csamul_cla24_nand23_5; wire [0:0] s_csamul_cla24_ha23_5_xor0; wire [0:0] s_csamul_cla24_ha23_5_and0; wire [0:0] s_csamul_cla24_and0_6; wire [0:0] s_csamul_cla24_fa0_6_xor1; wire [0:0] s_csamul_cla24_fa0_6_or0; wire [0:0] s_csamul_cla24_and1_6; wire [0:0] s_csamul_cla24_fa1_6_xor1; wire [0:0] s_csamul_cla24_fa1_6_or0; wire [0:0] s_csamul_cla24_and2_6; wire [0:0] s_csamul_cla24_fa2_6_xor1; wire [0:0] s_csamul_cla24_fa2_6_or0; wire [0:0] s_csamul_cla24_and3_6; wire [0:0] s_csamul_cla24_fa3_6_xor1; wire [0:0] s_csamul_cla24_fa3_6_or0; wire [0:0] s_csamul_cla24_and4_6; wire [0:0] s_csamul_cla24_fa4_6_xor1; wire [0:0] s_csamul_cla24_fa4_6_or0; wire [0:0] s_csamul_cla24_and5_6; wire [0:0] s_csamul_cla24_fa5_6_xor1; wire [0:0] s_csamul_cla24_fa5_6_or0; wire [0:0] s_csamul_cla24_and6_6; wire [0:0] s_csamul_cla24_fa6_6_xor1; wire [0:0] s_csamul_cla24_fa6_6_or0; wire [0:0] s_csamul_cla24_and7_6; wire [0:0] s_csamul_cla24_fa7_6_xor1; wire [0:0] s_csamul_cla24_fa7_6_or0; wire [0:0] s_csamul_cla24_and8_6; wire [0:0] s_csamul_cla24_fa8_6_xor1; wire [0:0] s_csamul_cla24_fa8_6_or0; wire [0:0] s_csamul_cla24_and9_6; wire [0:0] s_csamul_cla24_fa9_6_xor1; wire [0:0] s_csamul_cla24_fa9_6_or0; wire [0:0] s_csamul_cla24_and10_6; wire [0:0] s_csamul_cla24_fa10_6_xor1; wire [0:0] s_csamul_cla24_fa10_6_or0; wire [0:0] s_csamul_cla24_and11_6; wire [0:0] s_csamul_cla24_fa11_6_xor1; wire [0:0] s_csamul_cla24_fa11_6_or0; wire [0:0] s_csamul_cla24_and12_6; wire [0:0] s_csamul_cla24_fa12_6_xor1; wire [0:0] s_csamul_cla24_fa12_6_or0; wire [0:0] s_csamul_cla24_and13_6; wire [0:0] s_csamul_cla24_fa13_6_xor1; wire [0:0] s_csamul_cla24_fa13_6_or0; wire [0:0] s_csamul_cla24_and14_6; wire [0:0] s_csamul_cla24_fa14_6_xor1; wire [0:0] s_csamul_cla24_fa14_6_or0; wire [0:0] s_csamul_cla24_and15_6; wire [0:0] s_csamul_cla24_fa15_6_xor1; wire [0:0] s_csamul_cla24_fa15_6_or0; wire [0:0] s_csamul_cla24_and16_6; wire [0:0] s_csamul_cla24_fa16_6_xor1; wire [0:0] s_csamul_cla24_fa16_6_or0; wire [0:0] s_csamul_cla24_and17_6; wire [0:0] s_csamul_cla24_fa17_6_xor1; wire [0:0] s_csamul_cla24_fa17_6_or0; wire [0:0] s_csamul_cla24_and18_6; wire [0:0] s_csamul_cla24_fa18_6_xor1; wire [0:0] s_csamul_cla24_fa18_6_or0; wire [0:0] s_csamul_cla24_and19_6; wire [0:0] s_csamul_cla24_fa19_6_xor1; wire [0:0] s_csamul_cla24_fa19_6_or0; wire [0:0] s_csamul_cla24_and20_6; wire [0:0] s_csamul_cla24_fa20_6_xor1; wire [0:0] s_csamul_cla24_fa20_6_or0; wire [0:0] s_csamul_cla24_and21_6; wire [0:0] s_csamul_cla24_fa21_6_xor1; wire [0:0] s_csamul_cla24_fa21_6_or0; wire [0:0] s_csamul_cla24_and22_6; wire [0:0] s_csamul_cla24_fa22_6_xor1; wire [0:0] s_csamul_cla24_fa22_6_or0; wire [0:0] s_csamul_cla24_nand23_6; wire [0:0] s_csamul_cla24_ha23_6_xor0; wire [0:0] s_csamul_cla24_ha23_6_and0; wire [0:0] s_csamul_cla24_and0_7; wire [0:0] s_csamul_cla24_fa0_7_xor1; wire [0:0] s_csamul_cla24_fa0_7_or0; wire [0:0] s_csamul_cla24_and1_7; wire [0:0] s_csamul_cla24_fa1_7_xor1; wire [0:0] s_csamul_cla24_fa1_7_or0; wire [0:0] s_csamul_cla24_and2_7; wire [0:0] s_csamul_cla24_fa2_7_xor1; wire [0:0] s_csamul_cla24_fa2_7_or0; wire [0:0] s_csamul_cla24_and3_7; wire [0:0] s_csamul_cla24_fa3_7_xor1; wire [0:0] s_csamul_cla24_fa3_7_or0; wire [0:0] s_csamul_cla24_and4_7; wire [0:0] s_csamul_cla24_fa4_7_xor1; wire [0:0] s_csamul_cla24_fa4_7_or0; wire [0:0] s_csamul_cla24_and5_7; wire [0:0] s_csamul_cla24_fa5_7_xor1; wire [0:0] s_csamul_cla24_fa5_7_or0; wire [0:0] s_csamul_cla24_and6_7; wire [0:0] s_csamul_cla24_fa6_7_xor1; wire [0:0] s_csamul_cla24_fa6_7_or0; wire [0:0] s_csamul_cla24_and7_7; wire [0:0] s_csamul_cla24_fa7_7_xor1; wire [0:0] s_csamul_cla24_fa7_7_or0; wire [0:0] s_csamul_cla24_and8_7; wire [0:0] s_csamul_cla24_fa8_7_xor1; wire [0:0] s_csamul_cla24_fa8_7_or0; wire [0:0] s_csamul_cla24_and9_7; wire [0:0] s_csamul_cla24_fa9_7_xor1; wire [0:0] s_csamul_cla24_fa9_7_or0; wire [0:0] s_csamul_cla24_and10_7; wire [0:0] s_csamul_cla24_fa10_7_xor1; wire [0:0] s_csamul_cla24_fa10_7_or0; wire [0:0] s_csamul_cla24_and11_7; wire [0:0] s_csamul_cla24_fa11_7_xor1; wire [0:0] s_csamul_cla24_fa11_7_or0; wire [0:0] s_csamul_cla24_and12_7; wire [0:0] s_csamul_cla24_fa12_7_xor1; wire [0:0] s_csamul_cla24_fa12_7_or0; wire [0:0] s_csamul_cla24_and13_7; wire [0:0] s_csamul_cla24_fa13_7_xor1; wire [0:0] s_csamul_cla24_fa13_7_or0; wire [0:0] s_csamul_cla24_and14_7; wire [0:0] s_csamul_cla24_fa14_7_xor1; wire [0:0] s_csamul_cla24_fa14_7_or0; wire [0:0] s_csamul_cla24_and15_7; wire [0:0] s_csamul_cla24_fa15_7_xor1; wire [0:0] s_csamul_cla24_fa15_7_or0; wire [0:0] s_csamul_cla24_and16_7; wire [0:0] s_csamul_cla24_fa16_7_xor1; wire [0:0] s_csamul_cla24_fa16_7_or0; wire [0:0] s_csamul_cla24_and17_7; wire [0:0] s_csamul_cla24_fa17_7_xor1; wire [0:0] s_csamul_cla24_fa17_7_or0; wire [0:0] s_csamul_cla24_and18_7; wire [0:0] s_csamul_cla24_fa18_7_xor1; wire [0:0] s_csamul_cla24_fa18_7_or0; wire [0:0] s_csamul_cla24_and19_7; wire [0:0] s_csamul_cla24_fa19_7_xor1; wire [0:0] s_csamul_cla24_fa19_7_or0; wire [0:0] s_csamul_cla24_and20_7; wire [0:0] s_csamul_cla24_fa20_7_xor1; wire [0:0] s_csamul_cla24_fa20_7_or0; wire [0:0] s_csamul_cla24_and21_7; wire [0:0] s_csamul_cla24_fa21_7_xor1; wire [0:0] s_csamul_cla24_fa21_7_or0; wire [0:0] s_csamul_cla24_and22_7; wire [0:0] s_csamul_cla24_fa22_7_xor1; wire [0:0] s_csamul_cla24_fa22_7_or0; wire [0:0] s_csamul_cla24_nand23_7; wire [0:0] s_csamul_cla24_ha23_7_xor0; wire [0:0] s_csamul_cla24_ha23_7_and0; wire [0:0] s_csamul_cla24_and0_8; wire [0:0] s_csamul_cla24_fa0_8_xor1; wire [0:0] s_csamul_cla24_fa0_8_or0; wire [0:0] s_csamul_cla24_and1_8; wire [0:0] s_csamul_cla24_fa1_8_xor1; wire [0:0] s_csamul_cla24_fa1_8_or0; wire [0:0] s_csamul_cla24_and2_8; wire [0:0] s_csamul_cla24_fa2_8_xor1; wire [0:0] s_csamul_cla24_fa2_8_or0; wire [0:0] s_csamul_cla24_and3_8; wire [0:0] s_csamul_cla24_fa3_8_xor1; wire [0:0] s_csamul_cla24_fa3_8_or0; wire [0:0] s_csamul_cla24_and4_8; wire [0:0] s_csamul_cla24_fa4_8_xor1; wire [0:0] s_csamul_cla24_fa4_8_or0; wire [0:0] s_csamul_cla24_and5_8; wire [0:0] s_csamul_cla24_fa5_8_xor1; wire [0:0] s_csamul_cla24_fa5_8_or0; wire [0:0] s_csamul_cla24_and6_8; wire [0:0] s_csamul_cla24_fa6_8_xor1; wire [0:0] s_csamul_cla24_fa6_8_or0; wire [0:0] s_csamul_cla24_and7_8; wire [0:0] s_csamul_cla24_fa7_8_xor1; wire [0:0] s_csamul_cla24_fa7_8_or0; wire [0:0] s_csamul_cla24_and8_8; wire [0:0] s_csamul_cla24_fa8_8_xor1; wire [0:0] s_csamul_cla24_fa8_8_or0; wire [0:0] s_csamul_cla24_and9_8; wire [0:0] s_csamul_cla24_fa9_8_xor1; wire [0:0] s_csamul_cla24_fa9_8_or0; wire [0:0] s_csamul_cla24_and10_8; wire [0:0] s_csamul_cla24_fa10_8_xor1; wire [0:0] s_csamul_cla24_fa10_8_or0; wire [0:0] s_csamul_cla24_and11_8; wire [0:0] s_csamul_cla24_fa11_8_xor1; wire [0:0] s_csamul_cla24_fa11_8_or0; wire [0:0] s_csamul_cla24_and12_8; wire [0:0] s_csamul_cla24_fa12_8_xor1; wire [0:0] s_csamul_cla24_fa12_8_or0; wire [0:0] s_csamul_cla24_and13_8; wire [0:0] s_csamul_cla24_fa13_8_xor1; wire [0:0] s_csamul_cla24_fa13_8_or0; wire [0:0] s_csamul_cla24_and14_8; wire [0:0] s_csamul_cla24_fa14_8_xor1; wire [0:0] s_csamul_cla24_fa14_8_or0; wire [0:0] s_csamul_cla24_and15_8; wire [0:0] s_csamul_cla24_fa15_8_xor1; wire [0:0] s_csamul_cla24_fa15_8_or0; wire [0:0] s_csamul_cla24_and16_8; wire [0:0] s_csamul_cla24_fa16_8_xor1; wire [0:0] s_csamul_cla24_fa16_8_or0; wire [0:0] s_csamul_cla24_and17_8; wire [0:0] s_csamul_cla24_fa17_8_xor1; wire [0:0] s_csamul_cla24_fa17_8_or0; wire [0:0] s_csamul_cla24_and18_8; wire [0:0] s_csamul_cla24_fa18_8_xor1; wire [0:0] s_csamul_cla24_fa18_8_or0; wire [0:0] s_csamul_cla24_and19_8; wire [0:0] s_csamul_cla24_fa19_8_xor1; wire [0:0] s_csamul_cla24_fa19_8_or0; wire [0:0] s_csamul_cla24_and20_8; wire [0:0] s_csamul_cla24_fa20_8_xor1; wire [0:0] s_csamul_cla24_fa20_8_or0; wire [0:0] s_csamul_cla24_and21_8; wire [0:0] s_csamul_cla24_fa21_8_xor1; wire [0:0] s_csamul_cla24_fa21_8_or0; wire [0:0] s_csamul_cla24_and22_8; wire [0:0] s_csamul_cla24_fa22_8_xor1; wire [0:0] s_csamul_cla24_fa22_8_or0; wire [0:0] s_csamul_cla24_nand23_8; wire [0:0] s_csamul_cla24_ha23_8_xor0; wire [0:0] s_csamul_cla24_ha23_8_and0; wire [0:0] s_csamul_cla24_and0_9; wire [0:0] s_csamul_cla24_fa0_9_xor1; wire [0:0] s_csamul_cla24_fa0_9_or0; wire [0:0] s_csamul_cla24_and1_9; wire [0:0] s_csamul_cla24_fa1_9_xor1; wire [0:0] s_csamul_cla24_fa1_9_or0; wire [0:0] s_csamul_cla24_and2_9; wire [0:0] s_csamul_cla24_fa2_9_xor1; wire [0:0] s_csamul_cla24_fa2_9_or0; wire [0:0] s_csamul_cla24_and3_9; wire [0:0] s_csamul_cla24_fa3_9_xor1; wire [0:0] s_csamul_cla24_fa3_9_or0; wire [0:0] s_csamul_cla24_and4_9; wire [0:0] s_csamul_cla24_fa4_9_xor1; wire [0:0] s_csamul_cla24_fa4_9_or0; wire [0:0] s_csamul_cla24_and5_9; wire [0:0] s_csamul_cla24_fa5_9_xor1; wire [0:0] s_csamul_cla24_fa5_9_or0; wire [0:0] s_csamul_cla24_and6_9; wire [0:0] s_csamul_cla24_fa6_9_xor1; wire [0:0] s_csamul_cla24_fa6_9_or0; wire [0:0] s_csamul_cla24_and7_9; wire [0:0] s_csamul_cla24_fa7_9_xor1; wire [0:0] s_csamul_cla24_fa7_9_or0; wire [0:0] s_csamul_cla24_and8_9; wire [0:0] s_csamul_cla24_fa8_9_xor1; wire [0:0] s_csamul_cla24_fa8_9_or0; wire [0:0] s_csamul_cla24_and9_9; wire [0:0] s_csamul_cla24_fa9_9_xor1; wire [0:0] s_csamul_cla24_fa9_9_or0; wire [0:0] s_csamul_cla24_and10_9; wire [0:0] s_csamul_cla24_fa10_9_xor1; wire [0:0] s_csamul_cla24_fa10_9_or0; wire [0:0] s_csamul_cla24_and11_9; wire [0:0] s_csamul_cla24_fa11_9_xor1; wire [0:0] s_csamul_cla24_fa11_9_or0; wire [0:0] s_csamul_cla24_and12_9; wire [0:0] s_csamul_cla24_fa12_9_xor1; wire [0:0] s_csamul_cla24_fa12_9_or0; wire [0:0] s_csamul_cla24_and13_9; wire [0:0] s_csamul_cla24_fa13_9_xor1; wire [0:0] s_csamul_cla24_fa13_9_or0; wire [0:0] s_csamul_cla24_and14_9; wire [0:0] s_csamul_cla24_fa14_9_xor1; wire [0:0] s_csamul_cla24_fa14_9_or0; wire [0:0] s_csamul_cla24_and15_9; wire [0:0] s_csamul_cla24_fa15_9_xor1; wire [0:0] s_csamul_cla24_fa15_9_or0; wire [0:0] s_csamul_cla24_and16_9; wire [0:0] s_csamul_cla24_fa16_9_xor1; wire [0:0] s_csamul_cla24_fa16_9_or0; wire [0:0] s_csamul_cla24_and17_9; wire [0:0] s_csamul_cla24_fa17_9_xor1; wire [0:0] s_csamul_cla24_fa17_9_or0; wire [0:0] s_csamul_cla24_and18_9; wire [0:0] s_csamul_cla24_fa18_9_xor1; wire [0:0] s_csamul_cla24_fa18_9_or0; wire [0:0] s_csamul_cla24_and19_9; wire [0:0] s_csamul_cla24_fa19_9_xor1; wire [0:0] s_csamul_cla24_fa19_9_or0; wire [0:0] s_csamul_cla24_and20_9; wire [0:0] s_csamul_cla24_fa20_9_xor1; wire [0:0] s_csamul_cla24_fa20_9_or0; wire [0:0] s_csamul_cla24_and21_9; wire [0:0] s_csamul_cla24_fa21_9_xor1; wire [0:0] s_csamul_cla24_fa21_9_or0; wire [0:0] s_csamul_cla24_and22_9; wire [0:0] s_csamul_cla24_fa22_9_xor1; wire [0:0] s_csamul_cla24_fa22_9_or0; wire [0:0] s_csamul_cla24_nand23_9; wire [0:0] s_csamul_cla24_ha23_9_xor0; wire [0:0] s_csamul_cla24_ha23_9_and0; wire [0:0] s_csamul_cla24_and0_10; wire [0:0] s_csamul_cla24_fa0_10_xor1; wire [0:0] s_csamul_cla24_fa0_10_or0; wire [0:0] s_csamul_cla24_and1_10; wire [0:0] s_csamul_cla24_fa1_10_xor1; wire [0:0] s_csamul_cla24_fa1_10_or0; wire [0:0] s_csamul_cla24_and2_10; wire [0:0] s_csamul_cla24_fa2_10_xor1; wire [0:0] s_csamul_cla24_fa2_10_or0; wire [0:0] s_csamul_cla24_and3_10; wire [0:0] s_csamul_cla24_fa3_10_xor1; wire [0:0] s_csamul_cla24_fa3_10_or0; wire [0:0] s_csamul_cla24_and4_10; wire [0:0] s_csamul_cla24_fa4_10_xor1; wire [0:0] s_csamul_cla24_fa4_10_or0; wire [0:0] s_csamul_cla24_and5_10; wire [0:0] s_csamul_cla24_fa5_10_xor1; wire [0:0] s_csamul_cla24_fa5_10_or0; wire [0:0] s_csamul_cla24_and6_10; wire [0:0] s_csamul_cla24_fa6_10_xor1; wire [0:0] s_csamul_cla24_fa6_10_or0; wire [0:0] s_csamul_cla24_and7_10; wire [0:0] s_csamul_cla24_fa7_10_xor1; wire [0:0] s_csamul_cla24_fa7_10_or0; wire [0:0] s_csamul_cla24_and8_10; wire [0:0] s_csamul_cla24_fa8_10_xor1; wire [0:0] s_csamul_cla24_fa8_10_or0; wire [0:0] s_csamul_cla24_and9_10; wire [0:0] s_csamul_cla24_fa9_10_xor1; wire [0:0] s_csamul_cla24_fa9_10_or0; wire [0:0] s_csamul_cla24_and10_10; wire [0:0] s_csamul_cla24_fa10_10_xor1; wire [0:0] s_csamul_cla24_fa10_10_or0; wire [0:0] s_csamul_cla24_and11_10; wire [0:0] s_csamul_cla24_fa11_10_xor1; wire [0:0] s_csamul_cla24_fa11_10_or0; wire [0:0] s_csamul_cla24_and12_10; wire [0:0] s_csamul_cla24_fa12_10_xor1; wire [0:0] s_csamul_cla24_fa12_10_or0; wire [0:0] s_csamul_cla24_and13_10; wire [0:0] s_csamul_cla24_fa13_10_xor1; wire [0:0] s_csamul_cla24_fa13_10_or0; wire [0:0] s_csamul_cla24_and14_10; wire [0:0] s_csamul_cla24_fa14_10_xor1; wire [0:0] s_csamul_cla24_fa14_10_or0; wire [0:0] s_csamul_cla24_and15_10; wire [0:0] s_csamul_cla24_fa15_10_xor1; wire [0:0] s_csamul_cla24_fa15_10_or0; wire [0:0] s_csamul_cla24_and16_10; wire [0:0] s_csamul_cla24_fa16_10_xor1; wire [0:0] s_csamul_cla24_fa16_10_or0; wire [0:0] s_csamul_cla24_and17_10; wire [0:0] s_csamul_cla24_fa17_10_xor1; wire [0:0] s_csamul_cla24_fa17_10_or0; wire [0:0] s_csamul_cla24_and18_10; wire [0:0] s_csamul_cla24_fa18_10_xor1; wire [0:0] s_csamul_cla24_fa18_10_or0; wire [0:0] s_csamul_cla24_and19_10; wire [0:0] s_csamul_cla24_fa19_10_xor1; wire [0:0] s_csamul_cla24_fa19_10_or0; wire [0:0] s_csamul_cla24_and20_10; wire [0:0] s_csamul_cla24_fa20_10_xor1; wire [0:0] s_csamul_cla24_fa20_10_or0; wire [0:0] s_csamul_cla24_and21_10; wire [0:0] s_csamul_cla24_fa21_10_xor1; wire [0:0] s_csamul_cla24_fa21_10_or0; wire [0:0] s_csamul_cla24_and22_10; wire [0:0] s_csamul_cla24_fa22_10_xor1; wire [0:0] s_csamul_cla24_fa22_10_or0; wire [0:0] s_csamul_cla24_nand23_10; wire [0:0] s_csamul_cla24_ha23_10_xor0; wire [0:0] s_csamul_cla24_ha23_10_and0; wire [0:0] s_csamul_cla24_and0_11; wire [0:0] s_csamul_cla24_fa0_11_xor1; wire [0:0] s_csamul_cla24_fa0_11_or0; wire [0:0] s_csamul_cla24_and1_11; wire [0:0] s_csamul_cla24_fa1_11_xor1; wire [0:0] s_csamul_cla24_fa1_11_or0; wire [0:0] s_csamul_cla24_and2_11; wire [0:0] s_csamul_cla24_fa2_11_xor1; wire [0:0] s_csamul_cla24_fa2_11_or0; wire [0:0] s_csamul_cla24_and3_11; wire [0:0] s_csamul_cla24_fa3_11_xor1; wire [0:0] s_csamul_cla24_fa3_11_or0; wire [0:0] s_csamul_cla24_and4_11; wire [0:0] s_csamul_cla24_fa4_11_xor1; wire [0:0] s_csamul_cla24_fa4_11_or0; wire [0:0] s_csamul_cla24_and5_11; wire [0:0] s_csamul_cla24_fa5_11_xor1; wire [0:0] s_csamul_cla24_fa5_11_or0; wire [0:0] s_csamul_cla24_and6_11; wire [0:0] s_csamul_cla24_fa6_11_xor1; wire [0:0] s_csamul_cla24_fa6_11_or0; wire [0:0] s_csamul_cla24_and7_11; wire [0:0] s_csamul_cla24_fa7_11_xor1; wire [0:0] s_csamul_cla24_fa7_11_or0; wire [0:0] s_csamul_cla24_and8_11; wire [0:0] s_csamul_cla24_fa8_11_xor1; wire [0:0] s_csamul_cla24_fa8_11_or0; wire [0:0] s_csamul_cla24_and9_11; wire [0:0] s_csamul_cla24_fa9_11_xor1; wire [0:0] s_csamul_cla24_fa9_11_or0; wire [0:0] s_csamul_cla24_and10_11; wire [0:0] s_csamul_cla24_fa10_11_xor1; wire [0:0] s_csamul_cla24_fa10_11_or0; wire [0:0] s_csamul_cla24_and11_11; wire [0:0] s_csamul_cla24_fa11_11_xor1; wire [0:0] s_csamul_cla24_fa11_11_or0; wire [0:0] s_csamul_cla24_and12_11; wire [0:0] s_csamul_cla24_fa12_11_xor1; wire [0:0] s_csamul_cla24_fa12_11_or0; wire [0:0] s_csamul_cla24_and13_11; wire [0:0] s_csamul_cla24_fa13_11_xor1; wire [0:0] s_csamul_cla24_fa13_11_or0; wire [0:0] s_csamul_cla24_and14_11; wire [0:0] s_csamul_cla24_fa14_11_xor1; wire [0:0] s_csamul_cla24_fa14_11_or0; wire [0:0] s_csamul_cla24_and15_11; wire [0:0] s_csamul_cla24_fa15_11_xor1; wire [0:0] s_csamul_cla24_fa15_11_or0; wire [0:0] s_csamul_cla24_and16_11; wire [0:0] s_csamul_cla24_fa16_11_xor1; wire [0:0] s_csamul_cla24_fa16_11_or0; wire [0:0] s_csamul_cla24_and17_11; wire [0:0] s_csamul_cla24_fa17_11_xor1; wire [0:0] s_csamul_cla24_fa17_11_or0; wire [0:0] s_csamul_cla24_and18_11; wire [0:0] s_csamul_cla24_fa18_11_xor1; wire [0:0] s_csamul_cla24_fa18_11_or0; wire [0:0] s_csamul_cla24_and19_11; wire [0:0] s_csamul_cla24_fa19_11_xor1; wire [0:0] s_csamul_cla24_fa19_11_or0; wire [0:0] s_csamul_cla24_and20_11; wire [0:0] s_csamul_cla24_fa20_11_xor1; wire [0:0] s_csamul_cla24_fa20_11_or0; wire [0:0] s_csamul_cla24_and21_11; wire [0:0] s_csamul_cla24_fa21_11_xor1; wire [0:0] s_csamul_cla24_fa21_11_or0; wire [0:0] s_csamul_cla24_and22_11; wire [0:0] s_csamul_cla24_fa22_11_xor1; wire [0:0] s_csamul_cla24_fa22_11_or0; wire [0:0] s_csamul_cla24_nand23_11; wire [0:0] s_csamul_cla24_ha23_11_xor0; wire [0:0] s_csamul_cla24_ha23_11_and0; wire [0:0] s_csamul_cla24_and0_12; wire [0:0] s_csamul_cla24_fa0_12_xor1; wire [0:0] s_csamul_cla24_fa0_12_or0; wire [0:0] s_csamul_cla24_and1_12; wire [0:0] s_csamul_cla24_fa1_12_xor1; wire [0:0] s_csamul_cla24_fa1_12_or0; wire [0:0] s_csamul_cla24_and2_12; wire [0:0] s_csamul_cla24_fa2_12_xor1; wire [0:0] s_csamul_cla24_fa2_12_or0; wire [0:0] s_csamul_cla24_and3_12; wire [0:0] s_csamul_cla24_fa3_12_xor1; wire [0:0] s_csamul_cla24_fa3_12_or0; wire [0:0] s_csamul_cla24_and4_12; wire [0:0] s_csamul_cla24_fa4_12_xor1; wire [0:0] s_csamul_cla24_fa4_12_or0; wire [0:0] s_csamul_cla24_and5_12; wire [0:0] s_csamul_cla24_fa5_12_xor1; wire [0:0] s_csamul_cla24_fa5_12_or0; wire [0:0] s_csamul_cla24_and6_12; wire [0:0] s_csamul_cla24_fa6_12_xor1; wire [0:0] s_csamul_cla24_fa6_12_or0; wire [0:0] s_csamul_cla24_and7_12; wire [0:0] s_csamul_cla24_fa7_12_xor1; wire [0:0] s_csamul_cla24_fa7_12_or0; wire [0:0] s_csamul_cla24_and8_12; wire [0:0] s_csamul_cla24_fa8_12_xor1; wire [0:0] s_csamul_cla24_fa8_12_or0; wire [0:0] s_csamul_cla24_and9_12; wire [0:0] s_csamul_cla24_fa9_12_xor1; wire [0:0] s_csamul_cla24_fa9_12_or0; wire [0:0] s_csamul_cla24_and10_12; wire [0:0] s_csamul_cla24_fa10_12_xor1; wire [0:0] s_csamul_cla24_fa10_12_or0; wire [0:0] s_csamul_cla24_and11_12; wire [0:0] s_csamul_cla24_fa11_12_xor1; wire [0:0] s_csamul_cla24_fa11_12_or0; wire [0:0] s_csamul_cla24_and12_12; wire [0:0] s_csamul_cla24_fa12_12_xor1; wire [0:0] s_csamul_cla24_fa12_12_or0; wire [0:0] s_csamul_cla24_and13_12; wire [0:0] s_csamul_cla24_fa13_12_xor1; wire [0:0] s_csamul_cla24_fa13_12_or0; wire [0:0] s_csamul_cla24_and14_12; wire [0:0] s_csamul_cla24_fa14_12_xor1; wire [0:0] s_csamul_cla24_fa14_12_or0; wire [0:0] s_csamul_cla24_and15_12; wire [0:0] s_csamul_cla24_fa15_12_xor1; wire [0:0] s_csamul_cla24_fa15_12_or0; wire [0:0] s_csamul_cla24_and16_12; wire [0:0] s_csamul_cla24_fa16_12_xor1; wire [0:0] s_csamul_cla24_fa16_12_or0; wire [0:0] s_csamul_cla24_and17_12; wire [0:0] s_csamul_cla24_fa17_12_xor1; wire [0:0] s_csamul_cla24_fa17_12_or0; wire [0:0] s_csamul_cla24_and18_12; wire [0:0] s_csamul_cla24_fa18_12_xor1; wire [0:0] s_csamul_cla24_fa18_12_or0; wire [0:0] s_csamul_cla24_and19_12; wire [0:0] s_csamul_cla24_fa19_12_xor1; wire [0:0] s_csamul_cla24_fa19_12_or0; wire [0:0] s_csamul_cla24_and20_12; wire [0:0] s_csamul_cla24_fa20_12_xor1; wire [0:0] s_csamul_cla24_fa20_12_or0; wire [0:0] s_csamul_cla24_and21_12; wire [0:0] s_csamul_cla24_fa21_12_xor1; wire [0:0] s_csamul_cla24_fa21_12_or0; wire [0:0] s_csamul_cla24_and22_12; wire [0:0] s_csamul_cla24_fa22_12_xor1; wire [0:0] s_csamul_cla24_fa22_12_or0; wire [0:0] s_csamul_cla24_nand23_12; wire [0:0] s_csamul_cla24_ha23_12_xor0; wire [0:0] s_csamul_cla24_ha23_12_and0; wire [0:0] s_csamul_cla24_and0_13; wire [0:0] s_csamul_cla24_fa0_13_xor1; wire [0:0] s_csamul_cla24_fa0_13_or0; wire [0:0] s_csamul_cla24_and1_13; wire [0:0] s_csamul_cla24_fa1_13_xor1; wire [0:0] s_csamul_cla24_fa1_13_or0; wire [0:0] s_csamul_cla24_and2_13; wire [0:0] s_csamul_cla24_fa2_13_xor1; wire [0:0] s_csamul_cla24_fa2_13_or0; wire [0:0] s_csamul_cla24_and3_13; wire [0:0] s_csamul_cla24_fa3_13_xor1; wire [0:0] s_csamul_cla24_fa3_13_or0; wire [0:0] s_csamul_cla24_and4_13; wire [0:0] s_csamul_cla24_fa4_13_xor1; wire [0:0] s_csamul_cla24_fa4_13_or0; wire [0:0] s_csamul_cla24_and5_13; wire [0:0] s_csamul_cla24_fa5_13_xor1; wire [0:0] s_csamul_cla24_fa5_13_or0; wire [0:0] s_csamul_cla24_and6_13; wire [0:0] s_csamul_cla24_fa6_13_xor1; wire [0:0] s_csamul_cla24_fa6_13_or0; wire [0:0] s_csamul_cla24_and7_13; wire [0:0] s_csamul_cla24_fa7_13_xor1; wire [0:0] s_csamul_cla24_fa7_13_or0; wire [0:0] s_csamul_cla24_and8_13; wire [0:0] s_csamul_cla24_fa8_13_xor1; wire [0:0] s_csamul_cla24_fa8_13_or0; wire [0:0] s_csamul_cla24_and9_13; wire [0:0] s_csamul_cla24_fa9_13_xor1; wire [0:0] s_csamul_cla24_fa9_13_or0; wire [0:0] s_csamul_cla24_and10_13; wire [0:0] s_csamul_cla24_fa10_13_xor1; wire [0:0] s_csamul_cla24_fa10_13_or0; wire [0:0] s_csamul_cla24_and11_13; wire [0:0] s_csamul_cla24_fa11_13_xor1; wire [0:0] s_csamul_cla24_fa11_13_or0; wire [0:0] s_csamul_cla24_and12_13; wire [0:0] s_csamul_cla24_fa12_13_xor1; wire [0:0] s_csamul_cla24_fa12_13_or0; wire [0:0] s_csamul_cla24_and13_13; wire [0:0] s_csamul_cla24_fa13_13_xor1; wire [0:0] s_csamul_cla24_fa13_13_or0; wire [0:0] s_csamul_cla24_and14_13; wire [0:0] s_csamul_cla24_fa14_13_xor1; wire [0:0] s_csamul_cla24_fa14_13_or0; wire [0:0] s_csamul_cla24_and15_13; wire [0:0] s_csamul_cla24_fa15_13_xor1; wire [0:0] s_csamul_cla24_fa15_13_or0; wire [0:0] s_csamul_cla24_and16_13; wire [0:0] s_csamul_cla24_fa16_13_xor1; wire [0:0] s_csamul_cla24_fa16_13_or0; wire [0:0] s_csamul_cla24_and17_13; wire [0:0] s_csamul_cla24_fa17_13_xor1; wire [0:0] s_csamul_cla24_fa17_13_or0; wire [0:0] s_csamul_cla24_and18_13; wire [0:0] s_csamul_cla24_fa18_13_xor1; wire [0:0] s_csamul_cla24_fa18_13_or0; wire [0:0] s_csamul_cla24_and19_13; wire [0:0] s_csamul_cla24_fa19_13_xor1; wire [0:0] s_csamul_cla24_fa19_13_or0; wire [0:0] s_csamul_cla24_and20_13; wire [0:0] s_csamul_cla24_fa20_13_xor1; wire [0:0] s_csamul_cla24_fa20_13_or0; wire [0:0] s_csamul_cla24_and21_13; wire [0:0] s_csamul_cla24_fa21_13_xor1; wire [0:0] s_csamul_cla24_fa21_13_or0; wire [0:0] s_csamul_cla24_and22_13; wire [0:0] s_csamul_cla24_fa22_13_xor1; wire [0:0] s_csamul_cla24_fa22_13_or0; wire [0:0] s_csamul_cla24_nand23_13; wire [0:0] s_csamul_cla24_ha23_13_xor0; wire [0:0] s_csamul_cla24_ha23_13_and0; wire [0:0] s_csamul_cla24_and0_14; wire [0:0] s_csamul_cla24_fa0_14_xor1; wire [0:0] s_csamul_cla24_fa0_14_or0; wire [0:0] s_csamul_cla24_and1_14; wire [0:0] s_csamul_cla24_fa1_14_xor1; wire [0:0] s_csamul_cla24_fa1_14_or0; wire [0:0] s_csamul_cla24_and2_14; wire [0:0] s_csamul_cla24_fa2_14_xor1; wire [0:0] s_csamul_cla24_fa2_14_or0; wire [0:0] s_csamul_cla24_and3_14; wire [0:0] s_csamul_cla24_fa3_14_xor1; wire [0:0] s_csamul_cla24_fa3_14_or0; wire [0:0] s_csamul_cla24_and4_14; wire [0:0] s_csamul_cla24_fa4_14_xor1; wire [0:0] s_csamul_cla24_fa4_14_or0; wire [0:0] s_csamul_cla24_and5_14; wire [0:0] s_csamul_cla24_fa5_14_xor1; wire [0:0] s_csamul_cla24_fa5_14_or0; wire [0:0] s_csamul_cla24_and6_14; wire [0:0] s_csamul_cla24_fa6_14_xor1; wire [0:0] s_csamul_cla24_fa6_14_or0; wire [0:0] s_csamul_cla24_and7_14; wire [0:0] s_csamul_cla24_fa7_14_xor1; wire [0:0] s_csamul_cla24_fa7_14_or0; wire [0:0] s_csamul_cla24_and8_14; wire [0:0] s_csamul_cla24_fa8_14_xor1; wire [0:0] s_csamul_cla24_fa8_14_or0; wire [0:0] s_csamul_cla24_and9_14; wire [0:0] s_csamul_cla24_fa9_14_xor1; wire [0:0] s_csamul_cla24_fa9_14_or0; wire [0:0] s_csamul_cla24_and10_14; wire [0:0] s_csamul_cla24_fa10_14_xor1; wire [0:0] s_csamul_cla24_fa10_14_or0; wire [0:0] s_csamul_cla24_and11_14; wire [0:0] s_csamul_cla24_fa11_14_xor1; wire [0:0] s_csamul_cla24_fa11_14_or0; wire [0:0] s_csamul_cla24_and12_14; wire [0:0] s_csamul_cla24_fa12_14_xor1; wire [0:0] s_csamul_cla24_fa12_14_or0; wire [0:0] s_csamul_cla24_and13_14; wire [0:0] s_csamul_cla24_fa13_14_xor1; wire [0:0] s_csamul_cla24_fa13_14_or0; wire [0:0] s_csamul_cla24_and14_14; wire [0:0] s_csamul_cla24_fa14_14_xor1; wire [0:0] s_csamul_cla24_fa14_14_or0; wire [0:0] s_csamul_cla24_and15_14; wire [0:0] s_csamul_cla24_fa15_14_xor1; wire [0:0] s_csamul_cla24_fa15_14_or0; wire [0:0] s_csamul_cla24_and16_14; wire [0:0] s_csamul_cla24_fa16_14_xor1; wire [0:0] s_csamul_cla24_fa16_14_or0; wire [0:0] s_csamul_cla24_and17_14; wire [0:0] s_csamul_cla24_fa17_14_xor1; wire [0:0] s_csamul_cla24_fa17_14_or0; wire [0:0] s_csamul_cla24_and18_14; wire [0:0] s_csamul_cla24_fa18_14_xor1; wire [0:0] s_csamul_cla24_fa18_14_or0; wire [0:0] s_csamul_cla24_and19_14; wire [0:0] s_csamul_cla24_fa19_14_xor1; wire [0:0] s_csamul_cla24_fa19_14_or0; wire [0:0] s_csamul_cla24_and20_14; wire [0:0] s_csamul_cla24_fa20_14_xor1; wire [0:0] s_csamul_cla24_fa20_14_or0; wire [0:0] s_csamul_cla24_and21_14; wire [0:0] s_csamul_cla24_fa21_14_xor1; wire [0:0] s_csamul_cla24_fa21_14_or0; wire [0:0] s_csamul_cla24_and22_14; wire [0:0] s_csamul_cla24_fa22_14_xor1; wire [0:0] s_csamul_cla24_fa22_14_or0; wire [0:0] s_csamul_cla24_nand23_14; wire [0:0] s_csamul_cla24_ha23_14_xor0; wire [0:0] s_csamul_cla24_ha23_14_and0; wire [0:0] s_csamul_cla24_and0_15; wire [0:0] s_csamul_cla24_fa0_15_xor1; wire [0:0] s_csamul_cla24_fa0_15_or0; wire [0:0] s_csamul_cla24_and1_15; wire [0:0] s_csamul_cla24_fa1_15_xor1; wire [0:0] s_csamul_cla24_fa1_15_or0; wire [0:0] s_csamul_cla24_and2_15; wire [0:0] s_csamul_cla24_fa2_15_xor1; wire [0:0] s_csamul_cla24_fa2_15_or0; wire [0:0] s_csamul_cla24_and3_15; wire [0:0] s_csamul_cla24_fa3_15_xor1; wire [0:0] s_csamul_cla24_fa3_15_or0; wire [0:0] s_csamul_cla24_and4_15; wire [0:0] s_csamul_cla24_fa4_15_xor1; wire [0:0] s_csamul_cla24_fa4_15_or0; wire [0:0] s_csamul_cla24_and5_15; wire [0:0] s_csamul_cla24_fa5_15_xor1; wire [0:0] s_csamul_cla24_fa5_15_or0; wire [0:0] s_csamul_cla24_and6_15; wire [0:0] s_csamul_cla24_fa6_15_xor1; wire [0:0] s_csamul_cla24_fa6_15_or0; wire [0:0] s_csamul_cla24_and7_15; wire [0:0] s_csamul_cla24_fa7_15_xor1; wire [0:0] s_csamul_cla24_fa7_15_or0; wire [0:0] s_csamul_cla24_and8_15; wire [0:0] s_csamul_cla24_fa8_15_xor1; wire [0:0] s_csamul_cla24_fa8_15_or0; wire [0:0] s_csamul_cla24_and9_15; wire [0:0] s_csamul_cla24_fa9_15_xor1; wire [0:0] s_csamul_cla24_fa9_15_or0; wire [0:0] s_csamul_cla24_and10_15; wire [0:0] s_csamul_cla24_fa10_15_xor1; wire [0:0] s_csamul_cla24_fa10_15_or0; wire [0:0] s_csamul_cla24_and11_15; wire [0:0] s_csamul_cla24_fa11_15_xor1; wire [0:0] s_csamul_cla24_fa11_15_or0; wire [0:0] s_csamul_cla24_and12_15; wire [0:0] s_csamul_cla24_fa12_15_xor1; wire [0:0] s_csamul_cla24_fa12_15_or0; wire [0:0] s_csamul_cla24_and13_15; wire [0:0] s_csamul_cla24_fa13_15_xor1; wire [0:0] s_csamul_cla24_fa13_15_or0; wire [0:0] s_csamul_cla24_and14_15; wire [0:0] s_csamul_cla24_fa14_15_xor1; wire [0:0] s_csamul_cla24_fa14_15_or0; wire [0:0] s_csamul_cla24_and15_15; wire [0:0] s_csamul_cla24_fa15_15_xor1; wire [0:0] s_csamul_cla24_fa15_15_or0; wire [0:0] s_csamul_cla24_and16_15; wire [0:0] s_csamul_cla24_fa16_15_xor1; wire [0:0] s_csamul_cla24_fa16_15_or0; wire [0:0] s_csamul_cla24_and17_15; wire [0:0] s_csamul_cla24_fa17_15_xor1; wire [0:0] s_csamul_cla24_fa17_15_or0; wire [0:0] s_csamul_cla24_and18_15; wire [0:0] s_csamul_cla24_fa18_15_xor1; wire [0:0] s_csamul_cla24_fa18_15_or0; wire [0:0] s_csamul_cla24_and19_15; wire [0:0] s_csamul_cla24_fa19_15_xor1; wire [0:0] s_csamul_cla24_fa19_15_or0; wire [0:0] s_csamul_cla24_and20_15; wire [0:0] s_csamul_cla24_fa20_15_xor1; wire [0:0] s_csamul_cla24_fa20_15_or0; wire [0:0] s_csamul_cla24_and21_15; wire [0:0] s_csamul_cla24_fa21_15_xor1; wire [0:0] s_csamul_cla24_fa21_15_or0; wire [0:0] s_csamul_cla24_and22_15; wire [0:0] s_csamul_cla24_fa22_15_xor1; wire [0:0] s_csamul_cla24_fa22_15_or0; wire [0:0] s_csamul_cla24_nand23_15; wire [0:0] s_csamul_cla24_ha23_15_xor0; wire [0:0] s_csamul_cla24_ha23_15_and0; wire [0:0] s_csamul_cla24_and0_16; wire [0:0] s_csamul_cla24_fa0_16_xor1; wire [0:0] s_csamul_cla24_fa0_16_or0; wire [0:0] s_csamul_cla24_and1_16; wire [0:0] s_csamul_cla24_fa1_16_xor1; wire [0:0] s_csamul_cla24_fa1_16_or0; wire [0:0] s_csamul_cla24_and2_16; wire [0:0] s_csamul_cla24_fa2_16_xor1; wire [0:0] s_csamul_cla24_fa2_16_or0; wire [0:0] s_csamul_cla24_and3_16; wire [0:0] s_csamul_cla24_fa3_16_xor1; wire [0:0] s_csamul_cla24_fa3_16_or0; wire [0:0] s_csamul_cla24_and4_16; wire [0:0] s_csamul_cla24_fa4_16_xor1; wire [0:0] s_csamul_cla24_fa4_16_or0; wire [0:0] s_csamul_cla24_and5_16; wire [0:0] s_csamul_cla24_fa5_16_xor1; wire [0:0] s_csamul_cla24_fa5_16_or0; wire [0:0] s_csamul_cla24_and6_16; wire [0:0] s_csamul_cla24_fa6_16_xor1; wire [0:0] s_csamul_cla24_fa6_16_or0; wire [0:0] s_csamul_cla24_and7_16; wire [0:0] s_csamul_cla24_fa7_16_xor1; wire [0:0] s_csamul_cla24_fa7_16_or0; wire [0:0] s_csamul_cla24_and8_16; wire [0:0] s_csamul_cla24_fa8_16_xor1; wire [0:0] s_csamul_cla24_fa8_16_or0; wire [0:0] s_csamul_cla24_and9_16; wire [0:0] s_csamul_cla24_fa9_16_xor1; wire [0:0] s_csamul_cla24_fa9_16_or0; wire [0:0] s_csamul_cla24_and10_16; wire [0:0] s_csamul_cla24_fa10_16_xor1; wire [0:0] s_csamul_cla24_fa10_16_or0; wire [0:0] s_csamul_cla24_and11_16; wire [0:0] s_csamul_cla24_fa11_16_xor1; wire [0:0] s_csamul_cla24_fa11_16_or0; wire [0:0] s_csamul_cla24_and12_16; wire [0:0] s_csamul_cla24_fa12_16_xor1; wire [0:0] s_csamul_cla24_fa12_16_or0; wire [0:0] s_csamul_cla24_and13_16; wire [0:0] s_csamul_cla24_fa13_16_xor1; wire [0:0] s_csamul_cla24_fa13_16_or0; wire [0:0] s_csamul_cla24_and14_16; wire [0:0] s_csamul_cla24_fa14_16_xor1; wire [0:0] s_csamul_cla24_fa14_16_or0; wire [0:0] s_csamul_cla24_and15_16; wire [0:0] s_csamul_cla24_fa15_16_xor1; wire [0:0] s_csamul_cla24_fa15_16_or0; wire [0:0] s_csamul_cla24_and16_16; wire [0:0] s_csamul_cla24_fa16_16_xor1; wire [0:0] s_csamul_cla24_fa16_16_or0; wire [0:0] s_csamul_cla24_and17_16; wire [0:0] s_csamul_cla24_fa17_16_xor1; wire [0:0] s_csamul_cla24_fa17_16_or0; wire [0:0] s_csamul_cla24_and18_16; wire [0:0] s_csamul_cla24_fa18_16_xor1; wire [0:0] s_csamul_cla24_fa18_16_or0; wire [0:0] s_csamul_cla24_and19_16; wire [0:0] s_csamul_cla24_fa19_16_xor1; wire [0:0] s_csamul_cla24_fa19_16_or0; wire [0:0] s_csamul_cla24_and20_16; wire [0:0] s_csamul_cla24_fa20_16_xor1; wire [0:0] s_csamul_cla24_fa20_16_or0; wire [0:0] s_csamul_cla24_and21_16; wire [0:0] s_csamul_cla24_fa21_16_xor1; wire [0:0] s_csamul_cla24_fa21_16_or0; wire [0:0] s_csamul_cla24_and22_16; wire [0:0] s_csamul_cla24_fa22_16_xor1; wire [0:0] s_csamul_cla24_fa22_16_or0; wire [0:0] s_csamul_cla24_nand23_16; wire [0:0] s_csamul_cla24_ha23_16_xor0; wire [0:0] s_csamul_cla24_ha23_16_and0; wire [0:0] s_csamul_cla24_and0_17; wire [0:0] s_csamul_cla24_fa0_17_xor1; wire [0:0] s_csamul_cla24_fa0_17_or0; wire [0:0] s_csamul_cla24_and1_17; wire [0:0] s_csamul_cla24_fa1_17_xor1; wire [0:0] s_csamul_cla24_fa1_17_or0; wire [0:0] s_csamul_cla24_and2_17; wire [0:0] s_csamul_cla24_fa2_17_xor1; wire [0:0] s_csamul_cla24_fa2_17_or0; wire [0:0] s_csamul_cla24_and3_17; wire [0:0] s_csamul_cla24_fa3_17_xor1; wire [0:0] s_csamul_cla24_fa3_17_or0; wire [0:0] s_csamul_cla24_and4_17; wire [0:0] s_csamul_cla24_fa4_17_xor1; wire [0:0] s_csamul_cla24_fa4_17_or0; wire [0:0] s_csamul_cla24_and5_17; wire [0:0] s_csamul_cla24_fa5_17_xor1; wire [0:0] s_csamul_cla24_fa5_17_or0; wire [0:0] s_csamul_cla24_and6_17; wire [0:0] s_csamul_cla24_fa6_17_xor1; wire [0:0] s_csamul_cla24_fa6_17_or0; wire [0:0] s_csamul_cla24_and7_17; wire [0:0] s_csamul_cla24_fa7_17_xor1; wire [0:0] s_csamul_cla24_fa7_17_or0; wire [0:0] s_csamul_cla24_and8_17; wire [0:0] s_csamul_cla24_fa8_17_xor1; wire [0:0] s_csamul_cla24_fa8_17_or0; wire [0:0] s_csamul_cla24_and9_17; wire [0:0] s_csamul_cla24_fa9_17_xor1; wire [0:0] s_csamul_cla24_fa9_17_or0; wire [0:0] s_csamul_cla24_and10_17; wire [0:0] s_csamul_cla24_fa10_17_xor1; wire [0:0] s_csamul_cla24_fa10_17_or0; wire [0:0] s_csamul_cla24_and11_17; wire [0:0] s_csamul_cla24_fa11_17_xor1; wire [0:0] s_csamul_cla24_fa11_17_or0; wire [0:0] s_csamul_cla24_and12_17; wire [0:0] s_csamul_cla24_fa12_17_xor1; wire [0:0] s_csamul_cla24_fa12_17_or0; wire [0:0] s_csamul_cla24_and13_17; wire [0:0] s_csamul_cla24_fa13_17_xor1; wire [0:0] s_csamul_cla24_fa13_17_or0; wire [0:0] s_csamul_cla24_and14_17; wire [0:0] s_csamul_cla24_fa14_17_xor1; wire [0:0] s_csamul_cla24_fa14_17_or0; wire [0:0] s_csamul_cla24_and15_17; wire [0:0] s_csamul_cla24_fa15_17_xor1; wire [0:0] s_csamul_cla24_fa15_17_or0; wire [0:0] s_csamul_cla24_and16_17; wire [0:0] s_csamul_cla24_fa16_17_xor1; wire [0:0] s_csamul_cla24_fa16_17_or0; wire [0:0] s_csamul_cla24_and17_17; wire [0:0] s_csamul_cla24_fa17_17_xor1; wire [0:0] s_csamul_cla24_fa17_17_or0; wire [0:0] s_csamul_cla24_and18_17; wire [0:0] s_csamul_cla24_fa18_17_xor1; wire [0:0] s_csamul_cla24_fa18_17_or0; wire [0:0] s_csamul_cla24_and19_17; wire [0:0] s_csamul_cla24_fa19_17_xor1; wire [0:0] s_csamul_cla24_fa19_17_or0; wire [0:0] s_csamul_cla24_and20_17; wire [0:0] s_csamul_cla24_fa20_17_xor1; wire [0:0] s_csamul_cla24_fa20_17_or0; wire [0:0] s_csamul_cla24_and21_17; wire [0:0] s_csamul_cla24_fa21_17_xor1; wire [0:0] s_csamul_cla24_fa21_17_or0; wire [0:0] s_csamul_cla24_and22_17; wire [0:0] s_csamul_cla24_fa22_17_xor1; wire [0:0] s_csamul_cla24_fa22_17_or0; wire [0:0] s_csamul_cla24_nand23_17; wire [0:0] s_csamul_cla24_ha23_17_xor0; wire [0:0] s_csamul_cla24_ha23_17_and0; wire [0:0] s_csamul_cla24_and0_18; wire [0:0] s_csamul_cla24_fa0_18_xor1; wire [0:0] s_csamul_cla24_fa0_18_or0; wire [0:0] s_csamul_cla24_and1_18; wire [0:0] s_csamul_cla24_fa1_18_xor1; wire [0:0] s_csamul_cla24_fa1_18_or0; wire [0:0] s_csamul_cla24_and2_18; wire [0:0] s_csamul_cla24_fa2_18_xor1; wire [0:0] s_csamul_cla24_fa2_18_or0; wire [0:0] s_csamul_cla24_and3_18; wire [0:0] s_csamul_cla24_fa3_18_xor1; wire [0:0] s_csamul_cla24_fa3_18_or0; wire [0:0] s_csamul_cla24_and4_18; wire [0:0] s_csamul_cla24_fa4_18_xor1; wire [0:0] s_csamul_cla24_fa4_18_or0; wire [0:0] s_csamul_cla24_and5_18; wire [0:0] s_csamul_cla24_fa5_18_xor1; wire [0:0] s_csamul_cla24_fa5_18_or0; wire [0:0] s_csamul_cla24_and6_18; wire [0:0] s_csamul_cla24_fa6_18_xor1; wire [0:0] s_csamul_cla24_fa6_18_or0; wire [0:0] s_csamul_cla24_and7_18; wire [0:0] s_csamul_cla24_fa7_18_xor1; wire [0:0] s_csamul_cla24_fa7_18_or0; wire [0:0] s_csamul_cla24_and8_18; wire [0:0] s_csamul_cla24_fa8_18_xor1; wire [0:0] s_csamul_cla24_fa8_18_or0; wire [0:0] s_csamul_cla24_and9_18; wire [0:0] s_csamul_cla24_fa9_18_xor1; wire [0:0] s_csamul_cla24_fa9_18_or0; wire [0:0] s_csamul_cla24_and10_18; wire [0:0] s_csamul_cla24_fa10_18_xor1; wire [0:0] s_csamul_cla24_fa10_18_or0; wire [0:0] s_csamul_cla24_and11_18; wire [0:0] s_csamul_cla24_fa11_18_xor1; wire [0:0] s_csamul_cla24_fa11_18_or0; wire [0:0] s_csamul_cla24_and12_18; wire [0:0] s_csamul_cla24_fa12_18_xor1; wire [0:0] s_csamul_cla24_fa12_18_or0; wire [0:0] s_csamul_cla24_and13_18; wire [0:0] s_csamul_cla24_fa13_18_xor1; wire [0:0] s_csamul_cla24_fa13_18_or0; wire [0:0] s_csamul_cla24_and14_18; wire [0:0] s_csamul_cla24_fa14_18_xor1; wire [0:0] s_csamul_cla24_fa14_18_or0; wire [0:0] s_csamul_cla24_and15_18; wire [0:0] s_csamul_cla24_fa15_18_xor1; wire [0:0] s_csamul_cla24_fa15_18_or0; wire [0:0] s_csamul_cla24_and16_18; wire [0:0] s_csamul_cla24_fa16_18_xor1; wire [0:0] s_csamul_cla24_fa16_18_or0; wire [0:0] s_csamul_cla24_and17_18; wire [0:0] s_csamul_cla24_fa17_18_xor1; wire [0:0] s_csamul_cla24_fa17_18_or0; wire [0:0] s_csamul_cla24_and18_18; wire [0:0] s_csamul_cla24_fa18_18_xor1; wire [0:0] s_csamul_cla24_fa18_18_or0; wire [0:0] s_csamul_cla24_and19_18; wire [0:0] s_csamul_cla24_fa19_18_xor1; wire [0:0] s_csamul_cla24_fa19_18_or0; wire [0:0] s_csamul_cla24_and20_18; wire [0:0] s_csamul_cla24_fa20_18_xor1; wire [0:0] s_csamul_cla24_fa20_18_or0; wire [0:0] s_csamul_cla24_and21_18; wire [0:0] s_csamul_cla24_fa21_18_xor1; wire [0:0] s_csamul_cla24_fa21_18_or0; wire [0:0] s_csamul_cla24_and22_18; wire [0:0] s_csamul_cla24_fa22_18_xor1; wire [0:0] s_csamul_cla24_fa22_18_or0; wire [0:0] s_csamul_cla24_nand23_18; wire [0:0] s_csamul_cla24_ha23_18_xor0; wire [0:0] s_csamul_cla24_ha23_18_and0; wire [0:0] s_csamul_cla24_and0_19; wire [0:0] s_csamul_cla24_fa0_19_xor1; wire [0:0] s_csamul_cla24_fa0_19_or0; wire [0:0] s_csamul_cla24_and1_19; wire [0:0] s_csamul_cla24_fa1_19_xor1; wire [0:0] s_csamul_cla24_fa1_19_or0; wire [0:0] s_csamul_cla24_and2_19; wire [0:0] s_csamul_cla24_fa2_19_xor1; wire [0:0] s_csamul_cla24_fa2_19_or0; wire [0:0] s_csamul_cla24_and3_19; wire [0:0] s_csamul_cla24_fa3_19_xor1; wire [0:0] s_csamul_cla24_fa3_19_or0; wire [0:0] s_csamul_cla24_and4_19; wire [0:0] s_csamul_cla24_fa4_19_xor1; wire [0:0] s_csamul_cla24_fa4_19_or0; wire [0:0] s_csamul_cla24_and5_19; wire [0:0] s_csamul_cla24_fa5_19_xor1; wire [0:0] s_csamul_cla24_fa5_19_or0; wire [0:0] s_csamul_cla24_and6_19; wire [0:0] s_csamul_cla24_fa6_19_xor1; wire [0:0] s_csamul_cla24_fa6_19_or0; wire [0:0] s_csamul_cla24_and7_19; wire [0:0] s_csamul_cla24_fa7_19_xor1; wire [0:0] s_csamul_cla24_fa7_19_or0; wire [0:0] s_csamul_cla24_and8_19; wire [0:0] s_csamul_cla24_fa8_19_xor1; wire [0:0] s_csamul_cla24_fa8_19_or0; wire [0:0] s_csamul_cla24_and9_19; wire [0:0] s_csamul_cla24_fa9_19_xor1; wire [0:0] s_csamul_cla24_fa9_19_or0; wire [0:0] s_csamul_cla24_and10_19; wire [0:0] s_csamul_cla24_fa10_19_xor1; wire [0:0] s_csamul_cla24_fa10_19_or0; wire [0:0] s_csamul_cla24_and11_19; wire [0:0] s_csamul_cla24_fa11_19_xor1; wire [0:0] s_csamul_cla24_fa11_19_or0; wire [0:0] s_csamul_cla24_and12_19; wire [0:0] s_csamul_cla24_fa12_19_xor1; wire [0:0] s_csamul_cla24_fa12_19_or0; wire [0:0] s_csamul_cla24_and13_19; wire [0:0] s_csamul_cla24_fa13_19_xor1; wire [0:0] s_csamul_cla24_fa13_19_or0; wire [0:0] s_csamul_cla24_and14_19; wire [0:0] s_csamul_cla24_fa14_19_xor1; wire [0:0] s_csamul_cla24_fa14_19_or0; wire [0:0] s_csamul_cla24_and15_19; wire [0:0] s_csamul_cla24_fa15_19_xor1; wire [0:0] s_csamul_cla24_fa15_19_or0; wire [0:0] s_csamul_cla24_and16_19; wire [0:0] s_csamul_cla24_fa16_19_xor1; wire [0:0] s_csamul_cla24_fa16_19_or0; wire [0:0] s_csamul_cla24_and17_19; wire [0:0] s_csamul_cla24_fa17_19_xor1; wire [0:0] s_csamul_cla24_fa17_19_or0; wire [0:0] s_csamul_cla24_and18_19; wire [0:0] s_csamul_cla24_fa18_19_xor1; wire [0:0] s_csamul_cla24_fa18_19_or0; wire [0:0] s_csamul_cla24_and19_19; wire [0:0] s_csamul_cla24_fa19_19_xor1; wire [0:0] s_csamul_cla24_fa19_19_or0; wire [0:0] s_csamul_cla24_and20_19; wire [0:0] s_csamul_cla24_fa20_19_xor1; wire [0:0] s_csamul_cla24_fa20_19_or0; wire [0:0] s_csamul_cla24_and21_19; wire [0:0] s_csamul_cla24_fa21_19_xor1; wire [0:0] s_csamul_cla24_fa21_19_or0; wire [0:0] s_csamul_cla24_and22_19; wire [0:0] s_csamul_cla24_fa22_19_xor1; wire [0:0] s_csamul_cla24_fa22_19_or0; wire [0:0] s_csamul_cla24_nand23_19; wire [0:0] s_csamul_cla24_ha23_19_xor0; wire [0:0] s_csamul_cla24_ha23_19_and0; wire [0:0] s_csamul_cla24_and0_20; wire [0:0] s_csamul_cla24_fa0_20_xor1; wire [0:0] s_csamul_cla24_fa0_20_or0; wire [0:0] s_csamul_cla24_and1_20; wire [0:0] s_csamul_cla24_fa1_20_xor1; wire [0:0] s_csamul_cla24_fa1_20_or0; wire [0:0] s_csamul_cla24_and2_20; wire [0:0] s_csamul_cla24_fa2_20_xor1; wire [0:0] s_csamul_cla24_fa2_20_or0; wire [0:0] s_csamul_cla24_and3_20; wire [0:0] s_csamul_cla24_fa3_20_xor1; wire [0:0] s_csamul_cla24_fa3_20_or0; wire [0:0] s_csamul_cla24_and4_20; wire [0:0] s_csamul_cla24_fa4_20_xor1; wire [0:0] s_csamul_cla24_fa4_20_or0; wire [0:0] s_csamul_cla24_and5_20; wire [0:0] s_csamul_cla24_fa5_20_xor1; wire [0:0] s_csamul_cla24_fa5_20_or0; wire [0:0] s_csamul_cla24_and6_20; wire [0:0] s_csamul_cla24_fa6_20_xor1; wire [0:0] s_csamul_cla24_fa6_20_or0; wire [0:0] s_csamul_cla24_and7_20; wire [0:0] s_csamul_cla24_fa7_20_xor1; wire [0:0] s_csamul_cla24_fa7_20_or0; wire [0:0] s_csamul_cla24_and8_20; wire [0:0] s_csamul_cla24_fa8_20_xor1; wire [0:0] s_csamul_cla24_fa8_20_or0; wire [0:0] s_csamul_cla24_and9_20; wire [0:0] s_csamul_cla24_fa9_20_xor1; wire [0:0] s_csamul_cla24_fa9_20_or0; wire [0:0] s_csamul_cla24_and10_20; wire [0:0] s_csamul_cla24_fa10_20_xor1; wire [0:0] s_csamul_cla24_fa10_20_or0; wire [0:0] s_csamul_cla24_and11_20; wire [0:0] s_csamul_cla24_fa11_20_xor1; wire [0:0] s_csamul_cla24_fa11_20_or0; wire [0:0] s_csamul_cla24_and12_20; wire [0:0] s_csamul_cla24_fa12_20_xor1; wire [0:0] s_csamul_cla24_fa12_20_or0; wire [0:0] s_csamul_cla24_and13_20; wire [0:0] s_csamul_cla24_fa13_20_xor1; wire [0:0] s_csamul_cla24_fa13_20_or0; wire [0:0] s_csamul_cla24_and14_20; wire [0:0] s_csamul_cla24_fa14_20_xor1; wire [0:0] s_csamul_cla24_fa14_20_or0; wire [0:0] s_csamul_cla24_and15_20; wire [0:0] s_csamul_cla24_fa15_20_xor1; wire [0:0] s_csamul_cla24_fa15_20_or0; wire [0:0] s_csamul_cla24_and16_20; wire [0:0] s_csamul_cla24_fa16_20_xor1; wire [0:0] s_csamul_cla24_fa16_20_or0; wire [0:0] s_csamul_cla24_and17_20; wire [0:0] s_csamul_cla24_fa17_20_xor1; wire [0:0] s_csamul_cla24_fa17_20_or0; wire [0:0] s_csamul_cla24_and18_20; wire [0:0] s_csamul_cla24_fa18_20_xor1; wire [0:0] s_csamul_cla24_fa18_20_or0; wire [0:0] s_csamul_cla24_and19_20; wire [0:0] s_csamul_cla24_fa19_20_xor1; wire [0:0] s_csamul_cla24_fa19_20_or0; wire [0:0] s_csamul_cla24_and20_20; wire [0:0] s_csamul_cla24_fa20_20_xor1; wire [0:0] s_csamul_cla24_fa20_20_or0; wire [0:0] s_csamul_cla24_and21_20; wire [0:0] s_csamul_cla24_fa21_20_xor1; wire [0:0] s_csamul_cla24_fa21_20_or0; wire [0:0] s_csamul_cla24_and22_20; wire [0:0] s_csamul_cla24_fa22_20_xor1; wire [0:0] s_csamul_cla24_fa22_20_or0; wire [0:0] s_csamul_cla24_nand23_20; wire [0:0] s_csamul_cla24_ha23_20_xor0; wire [0:0] s_csamul_cla24_ha23_20_and0; wire [0:0] s_csamul_cla24_and0_21; wire [0:0] s_csamul_cla24_fa0_21_xor1; wire [0:0] s_csamul_cla24_fa0_21_or0; wire [0:0] s_csamul_cla24_and1_21; wire [0:0] s_csamul_cla24_fa1_21_xor1; wire [0:0] s_csamul_cla24_fa1_21_or0; wire [0:0] s_csamul_cla24_and2_21; wire [0:0] s_csamul_cla24_fa2_21_xor1; wire [0:0] s_csamul_cla24_fa2_21_or0; wire [0:0] s_csamul_cla24_and3_21; wire [0:0] s_csamul_cla24_fa3_21_xor1; wire [0:0] s_csamul_cla24_fa3_21_or0; wire [0:0] s_csamul_cla24_and4_21; wire [0:0] s_csamul_cla24_fa4_21_xor1; wire [0:0] s_csamul_cla24_fa4_21_or0; wire [0:0] s_csamul_cla24_and5_21; wire [0:0] s_csamul_cla24_fa5_21_xor1; wire [0:0] s_csamul_cla24_fa5_21_or0; wire [0:0] s_csamul_cla24_and6_21; wire [0:0] s_csamul_cla24_fa6_21_xor1; wire [0:0] s_csamul_cla24_fa6_21_or0; wire [0:0] s_csamul_cla24_and7_21; wire [0:0] s_csamul_cla24_fa7_21_xor1; wire [0:0] s_csamul_cla24_fa7_21_or0; wire [0:0] s_csamul_cla24_and8_21; wire [0:0] s_csamul_cla24_fa8_21_xor1; wire [0:0] s_csamul_cla24_fa8_21_or0; wire [0:0] s_csamul_cla24_and9_21; wire [0:0] s_csamul_cla24_fa9_21_xor1; wire [0:0] s_csamul_cla24_fa9_21_or0; wire [0:0] s_csamul_cla24_and10_21; wire [0:0] s_csamul_cla24_fa10_21_xor1; wire [0:0] s_csamul_cla24_fa10_21_or0; wire [0:0] s_csamul_cla24_and11_21; wire [0:0] s_csamul_cla24_fa11_21_xor1; wire [0:0] s_csamul_cla24_fa11_21_or0; wire [0:0] s_csamul_cla24_and12_21; wire [0:0] s_csamul_cla24_fa12_21_xor1; wire [0:0] s_csamul_cla24_fa12_21_or0; wire [0:0] s_csamul_cla24_and13_21; wire [0:0] s_csamul_cla24_fa13_21_xor1; wire [0:0] s_csamul_cla24_fa13_21_or0; wire [0:0] s_csamul_cla24_and14_21; wire [0:0] s_csamul_cla24_fa14_21_xor1; wire [0:0] s_csamul_cla24_fa14_21_or0; wire [0:0] s_csamul_cla24_and15_21; wire [0:0] s_csamul_cla24_fa15_21_xor1; wire [0:0] s_csamul_cla24_fa15_21_or0; wire [0:0] s_csamul_cla24_and16_21; wire [0:0] s_csamul_cla24_fa16_21_xor1; wire [0:0] s_csamul_cla24_fa16_21_or0; wire [0:0] s_csamul_cla24_and17_21; wire [0:0] s_csamul_cla24_fa17_21_xor1; wire [0:0] s_csamul_cla24_fa17_21_or0; wire [0:0] s_csamul_cla24_and18_21; wire [0:0] s_csamul_cla24_fa18_21_xor1; wire [0:0] s_csamul_cla24_fa18_21_or0; wire [0:0] s_csamul_cla24_and19_21; wire [0:0] s_csamul_cla24_fa19_21_xor1; wire [0:0] s_csamul_cla24_fa19_21_or0; wire [0:0] s_csamul_cla24_and20_21; wire [0:0] s_csamul_cla24_fa20_21_xor1; wire [0:0] s_csamul_cla24_fa20_21_or0; wire [0:0] s_csamul_cla24_and21_21; wire [0:0] s_csamul_cla24_fa21_21_xor1; wire [0:0] s_csamul_cla24_fa21_21_or0; wire [0:0] s_csamul_cla24_and22_21; wire [0:0] s_csamul_cla24_fa22_21_xor1; wire [0:0] s_csamul_cla24_fa22_21_or0; wire [0:0] s_csamul_cla24_nand23_21; wire [0:0] s_csamul_cla24_ha23_21_xor0; wire [0:0] s_csamul_cla24_ha23_21_and0; wire [0:0] s_csamul_cla24_and0_22; wire [0:0] s_csamul_cla24_fa0_22_xor1; wire [0:0] s_csamul_cla24_fa0_22_or0; wire [0:0] s_csamul_cla24_and1_22; wire [0:0] s_csamul_cla24_fa1_22_xor1; wire [0:0] s_csamul_cla24_fa1_22_or0; wire [0:0] s_csamul_cla24_and2_22; wire [0:0] s_csamul_cla24_fa2_22_xor1; wire [0:0] s_csamul_cla24_fa2_22_or0; wire [0:0] s_csamul_cla24_and3_22; wire [0:0] s_csamul_cla24_fa3_22_xor1; wire [0:0] s_csamul_cla24_fa3_22_or0; wire [0:0] s_csamul_cla24_and4_22; wire [0:0] s_csamul_cla24_fa4_22_xor1; wire [0:0] s_csamul_cla24_fa4_22_or0; wire [0:0] s_csamul_cla24_and5_22; wire [0:0] s_csamul_cla24_fa5_22_xor1; wire [0:0] s_csamul_cla24_fa5_22_or0; wire [0:0] s_csamul_cla24_and6_22; wire [0:0] s_csamul_cla24_fa6_22_xor1; wire [0:0] s_csamul_cla24_fa6_22_or0; wire [0:0] s_csamul_cla24_and7_22; wire [0:0] s_csamul_cla24_fa7_22_xor1; wire [0:0] s_csamul_cla24_fa7_22_or0; wire [0:0] s_csamul_cla24_and8_22; wire [0:0] s_csamul_cla24_fa8_22_xor1; wire [0:0] s_csamul_cla24_fa8_22_or0; wire [0:0] s_csamul_cla24_and9_22; wire [0:0] s_csamul_cla24_fa9_22_xor1; wire [0:0] s_csamul_cla24_fa9_22_or0; wire [0:0] s_csamul_cla24_and10_22; wire [0:0] s_csamul_cla24_fa10_22_xor1; wire [0:0] s_csamul_cla24_fa10_22_or0; wire [0:0] s_csamul_cla24_and11_22; wire [0:0] s_csamul_cla24_fa11_22_xor1; wire [0:0] s_csamul_cla24_fa11_22_or0; wire [0:0] s_csamul_cla24_and12_22; wire [0:0] s_csamul_cla24_fa12_22_xor1; wire [0:0] s_csamul_cla24_fa12_22_or0; wire [0:0] s_csamul_cla24_and13_22; wire [0:0] s_csamul_cla24_fa13_22_xor1; wire [0:0] s_csamul_cla24_fa13_22_or0; wire [0:0] s_csamul_cla24_and14_22; wire [0:0] s_csamul_cla24_fa14_22_xor1; wire [0:0] s_csamul_cla24_fa14_22_or0; wire [0:0] s_csamul_cla24_and15_22; wire [0:0] s_csamul_cla24_fa15_22_xor1; wire [0:0] s_csamul_cla24_fa15_22_or0; wire [0:0] s_csamul_cla24_and16_22; wire [0:0] s_csamul_cla24_fa16_22_xor1; wire [0:0] s_csamul_cla24_fa16_22_or0; wire [0:0] s_csamul_cla24_and17_22; wire [0:0] s_csamul_cla24_fa17_22_xor1; wire [0:0] s_csamul_cla24_fa17_22_or0; wire [0:0] s_csamul_cla24_and18_22; wire [0:0] s_csamul_cla24_fa18_22_xor1; wire [0:0] s_csamul_cla24_fa18_22_or0; wire [0:0] s_csamul_cla24_and19_22; wire [0:0] s_csamul_cla24_fa19_22_xor1; wire [0:0] s_csamul_cla24_fa19_22_or0; wire [0:0] s_csamul_cla24_and20_22; wire [0:0] s_csamul_cla24_fa20_22_xor1; wire [0:0] s_csamul_cla24_fa20_22_or0; wire [0:0] s_csamul_cla24_and21_22; wire [0:0] s_csamul_cla24_fa21_22_xor1; wire [0:0] s_csamul_cla24_fa21_22_or0; wire [0:0] s_csamul_cla24_and22_22; wire [0:0] s_csamul_cla24_fa22_22_xor1; wire [0:0] s_csamul_cla24_fa22_22_or0; wire [0:0] s_csamul_cla24_nand23_22; wire [0:0] s_csamul_cla24_ha23_22_xor0; wire [0:0] s_csamul_cla24_ha23_22_and0; wire [0:0] s_csamul_cla24_nand0_23; wire [0:0] s_csamul_cla24_fa0_23_xor1; wire [0:0] s_csamul_cla24_fa0_23_or0; wire [0:0] s_csamul_cla24_nand1_23; wire [0:0] s_csamul_cla24_fa1_23_xor1; wire [0:0] s_csamul_cla24_fa1_23_or0; wire [0:0] s_csamul_cla24_nand2_23; wire [0:0] s_csamul_cla24_fa2_23_xor1; wire [0:0] s_csamul_cla24_fa2_23_or0; wire [0:0] s_csamul_cla24_nand3_23; wire [0:0] s_csamul_cla24_fa3_23_xor1; wire [0:0] s_csamul_cla24_fa3_23_or0; wire [0:0] s_csamul_cla24_nand4_23; wire [0:0] s_csamul_cla24_fa4_23_xor1; wire [0:0] s_csamul_cla24_fa4_23_or0; wire [0:0] s_csamul_cla24_nand5_23; wire [0:0] s_csamul_cla24_fa5_23_xor1; wire [0:0] s_csamul_cla24_fa5_23_or0; wire [0:0] s_csamul_cla24_nand6_23; wire [0:0] s_csamul_cla24_fa6_23_xor1; wire [0:0] s_csamul_cla24_fa6_23_or0; wire [0:0] s_csamul_cla24_nand7_23; wire [0:0] s_csamul_cla24_fa7_23_xor1; wire [0:0] s_csamul_cla24_fa7_23_or0; wire [0:0] s_csamul_cla24_nand8_23; wire [0:0] s_csamul_cla24_fa8_23_xor1; wire [0:0] s_csamul_cla24_fa8_23_or0; wire [0:0] s_csamul_cla24_nand9_23; wire [0:0] s_csamul_cla24_fa9_23_xor1; wire [0:0] s_csamul_cla24_fa9_23_or0; wire [0:0] s_csamul_cla24_nand10_23; wire [0:0] s_csamul_cla24_fa10_23_xor1; wire [0:0] s_csamul_cla24_fa10_23_or0; wire [0:0] s_csamul_cla24_nand11_23; wire [0:0] s_csamul_cla24_fa11_23_xor1; wire [0:0] s_csamul_cla24_fa11_23_or0; wire [0:0] s_csamul_cla24_nand12_23; wire [0:0] s_csamul_cla24_fa12_23_xor1; wire [0:0] s_csamul_cla24_fa12_23_or0; wire [0:0] s_csamul_cla24_nand13_23; wire [0:0] s_csamul_cla24_fa13_23_xor1; wire [0:0] s_csamul_cla24_fa13_23_or0; wire [0:0] s_csamul_cla24_nand14_23; wire [0:0] s_csamul_cla24_fa14_23_xor1; wire [0:0] s_csamul_cla24_fa14_23_or0; wire [0:0] s_csamul_cla24_nand15_23; wire [0:0] s_csamul_cla24_fa15_23_xor1; wire [0:0] s_csamul_cla24_fa15_23_or0; wire [0:0] s_csamul_cla24_nand16_23; wire [0:0] s_csamul_cla24_fa16_23_xor1; wire [0:0] s_csamul_cla24_fa16_23_or0; wire [0:0] s_csamul_cla24_nand17_23; wire [0:0] s_csamul_cla24_fa17_23_xor1; wire [0:0] s_csamul_cla24_fa17_23_or0; wire [0:0] s_csamul_cla24_nand18_23; wire [0:0] s_csamul_cla24_fa18_23_xor1; wire [0:0] s_csamul_cla24_fa18_23_or0; wire [0:0] s_csamul_cla24_nand19_23; wire [0:0] s_csamul_cla24_fa19_23_xor1; wire [0:0] s_csamul_cla24_fa19_23_or0; wire [0:0] s_csamul_cla24_nand20_23; wire [0:0] s_csamul_cla24_fa20_23_xor1; wire [0:0] s_csamul_cla24_fa20_23_or0; wire [0:0] s_csamul_cla24_nand21_23; wire [0:0] s_csamul_cla24_fa21_23_xor1; wire [0:0] s_csamul_cla24_fa21_23_or0; wire [0:0] s_csamul_cla24_nand22_23; wire [0:0] s_csamul_cla24_fa22_23_xor1; wire [0:0] s_csamul_cla24_fa22_23_or0; wire [0:0] s_csamul_cla24_and23_23; wire [0:0] s_csamul_cla24_ha23_23_xor0; wire [0:0] s_csamul_cla24_ha23_23_and0; wire [23:0] s_csamul_cla24_u_cla24_a; wire [23:0] s_csamul_cla24_u_cla24_b; wire [24:0] s_csamul_cla24_u_cla24_out; and_gate and_gate_s_csamul_cla24_and0_0(.a(a[0]), .b(b[0]), .out(s_csamul_cla24_and0_0)); and_gate and_gate_s_csamul_cla24_and1_0(.a(a[1]), .b(b[0]), .out(s_csamul_cla24_and1_0)); and_gate and_gate_s_csamul_cla24_and2_0(.a(a[2]), .b(b[0]), .out(s_csamul_cla24_and2_0)); and_gate and_gate_s_csamul_cla24_and3_0(.a(a[3]), .b(b[0]), .out(s_csamul_cla24_and3_0)); and_gate and_gate_s_csamul_cla24_and4_0(.a(a[4]), .b(b[0]), .out(s_csamul_cla24_and4_0)); and_gate and_gate_s_csamul_cla24_and5_0(.a(a[5]), .b(b[0]), .out(s_csamul_cla24_and5_0)); and_gate and_gate_s_csamul_cla24_and6_0(.a(a[6]), .b(b[0]), .out(s_csamul_cla24_and6_0)); and_gate and_gate_s_csamul_cla24_and7_0(.a(a[7]), .b(b[0]), .out(s_csamul_cla24_and7_0)); and_gate and_gate_s_csamul_cla24_and8_0(.a(a[8]), .b(b[0]), .out(s_csamul_cla24_and8_0)); and_gate and_gate_s_csamul_cla24_and9_0(.a(a[9]), .b(b[0]), .out(s_csamul_cla24_and9_0)); and_gate and_gate_s_csamul_cla24_and10_0(.a(a[10]), .b(b[0]), .out(s_csamul_cla24_and10_0)); and_gate and_gate_s_csamul_cla24_and11_0(.a(a[11]), .b(b[0]), .out(s_csamul_cla24_and11_0)); and_gate and_gate_s_csamul_cla24_and12_0(.a(a[12]), .b(b[0]), .out(s_csamul_cla24_and12_0)); and_gate and_gate_s_csamul_cla24_and13_0(.a(a[13]), .b(b[0]), .out(s_csamul_cla24_and13_0)); and_gate and_gate_s_csamul_cla24_and14_0(.a(a[14]), .b(b[0]), .out(s_csamul_cla24_and14_0)); and_gate and_gate_s_csamul_cla24_and15_0(.a(a[15]), .b(b[0]), .out(s_csamul_cla24_and15_0)); and_gate and_gate_s_csamul_cla24_and16_0(.a(a[16]), .b(b[0]), .out(s_csamul_cla24_and16_0)); and_gate and_gate_s_csamul_cla24_and17_0(.a(a[17]), .b(b[0]), .out(s_csamul_cla24_and17_0)); and_gate and_gate_s_csamul_cla24_and18_0(.a(a[18]), .b(b[0]), .out(s_csamul_cla24_and18_0)); and_gate and_gate_s_csamul_cla24_and19_0(.a(a[19]), .b(b[0]), .out(s_csamul_cla24_and19_0)); and_gate and_gate_s_csamul_cla24_and20_0(.a(a[20]), .b(b[0]), .out(s_csamul_cla24_and20_0)); and_gate and_gate_s_csamul_cla24_and21_0(.a(a[21]), .b(b[0]), .out(s_csamul_cla24_and21_0)); and_gate and_gate_s_csamul_cla24_and22_0(.a(a[22]), .b(b[0]), .out(s_csamul_cla24_and22_0)); nand_gate nand_gate_s_csamul_cla24_nand23_0(.a(a[23]), .b(b[0]), .out(s_csamul_cla24_nand23_0)); and_gate and_gate_s_csamul_cla24_and0_1(.a(a[0]), .b(b[1]), .out(s_csamul_cla24_and0_1)); ha ha_s_csamul_cla24_ha0_1_out(.a(s_csamul_cla24_and0_1[0]), .b(s_csamul_cla24_and1_0[0]), .ha_xor0(s_csamul_cla24_ha0_1_xor0), .ha_and0(s_csamul_cla24_ha0_1_and0)); and_gate and_gate_s_csamul_cla24_and1_1(.a(a[1]), .b(b[1]), .out(s_csamul_cla24_and1_1)); ha ha_s_csamul_cla24_ha1_1_out(.a(s_csamul_cla24_and1_1[0]), .b(s_csamul_cla24_and2_0[0]), .ha_xor0(s_csamul_cla24_ha1_1_xor0), .ha_and0(s_csamul_cla24_ha1_1_and0)); and_gate and_gate_s_csamul_cla24_and2_1(.a(a[2]), .b(b[1]), .out(s_csamul_cla24_and2_1)); ha ha_s_csamul_cla24_ha2_1_out(.a(s_csamul_cla24_and2_1[0]), .b(s_csamul_cla24_and3_0[0]), .ha_xor0(s_csamul_cla24_ha2_1_xor0), .ha_and0(s_csamul_cla24_ha2_1_and0)); and_gate and_gate_s_csamul_cla24_and3_1(.a(a[3]), .b(b[1]), .out(s_csamul_cla24_and3_1)); ha ha_s_csamul_cla24_ha3_1_out(.a(s_csamul_cla24_and3_1[0]), .b(s_csamul_cla24_and4_0[0]), .ha_xor0(s_csamul_cla24_ha3_1_xor0), .ha_and0(s_csamul_cla24_ha3_1_and0)); and_gate and_gate_s_csamul_cla24_and4_1(.a(a[4]), .b(b[1]), .out(s_csamul_cla24_and4_1)); ha ha_s_csamul_cla24_ha4_1_out(.a(s_csamul_cla24_and4_1[0]), .b(s_csamul_cla24_and5_0[0]), .ha_xor0(s_csamul_cla24_ha4_1_xor0), .ha_and0(s_csamul_cla24_ha4_1_and0)); and_gate and_gate_s_csamul_cla24_and5_1(.a(a[5]), .b(b[1]), .out(s_csamul_cla24_and5_1)); ha ha_s_csamul_cla24_ha5_1_out(.a(s_csamul_cla24_and5_1[0]), .b(s_csamul_cla24_and6_0[0]), .ha_xor0(s_csamul_cla24_ha5_1_xor0), .ha_and0(s_csamul_cla24_ha5_1_and0)); and_gate and_gate_s_csamul_cla24_and6_1(.a(a[6]), .b(b[1]), .out(s_csamul_cla24_and6_1)); ha ha_s_csamul_cla24_ha6_1_out(.a(s_csamul_cla24_and6_1[0]), .b(s_csamul_cla24_and7_0[0]), .ha_xor0(s_csamul_cla24_ha6_1_xor0), .ha_and0(s_csamul_cla24_ha6_1_and0)); and_gate and_gate_s_csamul_cla24_and7_1(.a(a[7]), .b(b[1]), .out(s_csamul_cla24_and7_1)); ha ha_s_csamul_cla24_ha7_1_out(.a(s_csamul_cla24_and7_1[0]), .b(s_csamul_cla24_and8_0[0]), .ha_xor0(s_csamul_cla24_ha7_1_xor0), .ha_and0(s_csamul_cla24_ha7_1_and0)); and_gate and_gate_s_csamul_cla24_and8_1(.a(a[8]), .b(b[1]), .out(s_csamul_cla24_and8_1)); ha ha_s_csamul_cla24_ha8_1_out(.a(s_csamul_cla24_and8_1[0]), .b(s_csamul_cla24_and9_0[0]), .ha_xor0(s_csamul_cla24_ha8_1_xor0), .ha_and0(s_csamul_cla24_ha8_1_and0)); and_gate and_gate_s_csamul_cla24_and9_1(.a(a[9]), .b(b[1]), .out(s_csamul_cla24_and9_1)); ha ha_s_csamul_cla24_ha9_1_out(.a(s_csamul_cla24_and9_1[0]), .b(s_csamul_cla24_and10_0[0]), .ha_xor0(s_csamul_cla24_ha9_1_xor0), .ha_and0(s_csamul_cla24_ha9_1_and0)); and_gate and_gate_s_csamul_cla24_and10_1(.a(a[10]), .b(b[1]), .out(s_csamul_cla24_and10_1)); ha ha_s_csamul_cla24_ha10_1_out(.a(s_csamul_cla24_and10_1[0]), .b(s_csamul_cla24_and11_0[0]), .ha_xor0(s_csamul_cla24_ha10_1_xor0), .ha_and0(s_csamul_cla24_ha10_1_and0)); and_gate and_gate_s_csamul_cla24_and11_1(.a(a[11]), .b(b[1]), .out(s_csamul_cla24_and11_1)); ha ha_s_csamul_cla24_ha11_1_out(.a(s_csamul_cla24_and11_1[0]), .b(s_csamul_cla24_and12_0[0]), .ha_xor0(s_csamul_cla24_ha11_1_xor0), .ha_and0(s_csamul_cla24_ha11_1_and0)); and_gate and_gate_s_csamul_cla24_and12_1(.a(a[12]), .b(b[1]), .out(s_csamul_cla24_and12_1)); ha ha_s_csamul_cla24_ha12_1_out(.a(s_csamul_cla24_and12_1[0]), .b(s_csamul_cla24_and13_0[0]), .ha_xor0(s_csamul_cla24_ha12_1_xor0), .ha_and0(s_csamul_cla24_ha12_1_and0)); and_gate and_gate_s_csamul_cla24_and13_1(.a(a[13]), .b(b[1]), .out(s_csamul_cla24_and13_1)); ha ha_s_csamul_cla24_ha13_1_out(.a(s_csamul_cla24_and13_1[0]), .b(s_csamul_cla24_and14_0[0]), .ha_xor0(s_csamul_cla24_ha13_1_xor0), .ha_and0(s_csamul_cla24_ha13_1_and0)); and_gate and_gate_s_csamul_cla24_and14_1(.a(a[14]), .b(b[1]), .out(s_csamul_cla24_and14_1)); ha ha_s_csamul_cla24_ha14_1_out(.a(s_csamul_cla24_and14_1[0]), .b(s_csamul_cla24_and15_0[0]), .ha_xor0(s_csamul_cla24_ha14_1_xor0), .ha_and0(s_csamul_cla24_ha14_1_and0)); and_gate and_gate_s_csamul_cla24_and15_1(.a(a[15]), .b(b[1]), .out(s_csamul_cla24_and15_1)); ha ha_s_csamul_cla24_ha15_1_out(.a(s_csamul_cla24_and15_1[0]), .b(s_csamul_cla24_and16_0[0]), .ha_xor0(s_csamul_cla24_ha15_1_xor0), .ha_and0(s_csamul_cla24_ha15_1_and0)); and_gate and_gate_s_csamul_cla24_and16_1(.a(a[16]), .b(b[1]), .out(s_csamul_cla24_and16_1)); ha ha_s_csamul_cla24_ha16_1_out(.a(s_csamul_cla24_and16_1[0]), .b(s_csamul_cla24_and17_0[0]), .ha_xor0(s_csamul_cla24_ha16_1_xor0), .ha_and0(s_csamul_cla24_ha16_1_and0)); and_gate and_gate_s_csamul_cla24_and17_1(.a(a[17]), .b(b[1]), .out(s_csamul_cla24_and17_1)); ha ha_s_csamul_cla24_ha17_1_out(.a(s_csamul_cla24_and17_1[0]), .b(s_csamul_cla24_and18_0[0]), .ha_xor0(s_csamul_cla24_ha17_1_xor0), .ha_and0(s_csamul_cla24_ha17_1_and0)); and_gate and_gate_s_csamul_cla24_and18_1(.a(a[18]), .b(b[1]), .out(s_csamul_cla24_and18_1)); ha ha_s_csamul_cla24_ha18_1_out(.a(s_csamul_cla24_and18_1[0]), .b(s_csamul_cla24_and19_0[0]), .ha_xor0(s_csamul_cla24_ha18_1_xor0), .ha_and0(s_csamul_cla24_ha18_1_and0)); and_gate and_gate_s_csamul_cla24_and19_1(.a(a[19]), .b(b[1]), .out(s_csamul_cla24_and19_1)); ha ha_s_csamul_cla24_ha19_1_out(.a(s_csamul_cla24_and19_1[0]), .b(s_csamul_cla24_and20_0[0]), .ha_xor0(s_csamul_cla24_ha19_1_xor0), .ha_and0(s_csamul_cla24_ha19_1_and0)); and_gate and_gate_s_csamul_cla24_and20_1(.a(a[20]), .b(b[1]), .out(s_csamul_cla24_and20_1)); ha ha_s_csamul_cla24_ha20_1_out(.a(s_csamul_cla24_and20_1[0]), .b(s_csamul_cla24_and21_0[0]), .ha_xor0(s_csamul_cla24_ha20_1_xor0), .ha_and0(s_csamul_cla24_ha20_1_and0)); and_gate and_gate_s_csamul_cla24_and21_1(.a(a[21]), .b(b[1]), .out(s_csamul_cla24_and21_1)); ha ha_s_csamul_cla24_ha21_1_out(.a(s_csamul_cla24_and21_1[0]), .b(s_csamul_cla24_and22_0[0]), .ha_xor0(s_csamul_cla24_ha21_1_xor0), .ha_and0(s_csamul_cla24_ha21_1_and0)); and_gate and_gate_s_csamul_cla24_and22_1(.a(a[22]), .b(b[1]), .out(s_csamul_cla24_and22_1)); ha ha_s_csamul_cla24_ha22_1_out(.a(s_csamul_cla24_and22_1[0]), .b(s_csamul_cla24_nand23_0[0]), .ha_xor0(s_csamul_cla24_ha22_1_xor0), .ha_and0(s_csamul_cla24_ha22_1_and0)); nand_gate nand_gate_s_csamul_cla24_nand23_1(.a(a[23]), .b(b[1]), .out(s_csamul_cla24_nand23_1)); ha ha_s_csamul_cla24_ha23_1_out(.a(s_csamul_cla24_nand23_1[0]), .b(1'b1), .ha_xor0(s_csamul_cla24_ha23_1_xor0), .ha_and0(s_csamul_cla24_nand23_1)); and_gate and_gate_s_csamul_cla24_and0_2(.a(a[0]), .b(b[2]), .out(s_csamul_cla24_and0_2)); fa fa_s_csamul_cla24_fa0_2_out(.a(s_csamul_cla24_and0_2[0]), .b(s_csamul_cla24_ha1_1_xor0[0]), .cin(s_csamul_cla24_ha0_1_and0[0]), .fa_xor1(s_csamul_cla24_fa0_2_xor1), .fa_or0(s_csamul_cla24_fa0_2_or0)); and_gate and_gate_s_csamul_cla24_and1_2(.a(a[1]), .b(b[2]), .out(s_csamul_cla24_and1_2)); fa fa_s_csamul_cla24_fa1_2_out(.a(s_csamul_cla24_and1_2[0]), .b(s_csamul_cla24_ha2_1_xor0[0]), .cin(s_csamul_cla24_ha1_1_and0[0]), .fa_xor1(s_csamul_cla24_fa1_2_xor1), .fa_or0(s_csamul_cla24_fa1_2_or0)); and_gate and_gate_s_csamul_cla24_and2_2(.a(a[2]), .b(b[2]), .out(s_csamul_cla24_and2_2)); fa fa_s_csamul_cla24_fa2_2_out(.a(s_csamul_cla24_and2_2[0]), .b(s_csamul_cla24_ha3_1_xor0[0]), .cin(s_csamul_cla24_ha2_1_and0[0]), .fa_xor1(s_csamul_cla24_fa2_2_xor1), .fa_or0(s_csamul_cla24_fa2_2_or0)); and_gate and_gate_s_csamul_cla24_and3_2(.a(a[3]), .b(b[2]), .out(s_csamul_cla24_and3_2)); fa fa_s_csamul_cla24_fa3_2_out(.a(s_csamul_cla24_and3_2[0]), .b(s_csamul_cla24_ha4_1_xor0[0]), .cin(s_csamul_cla24_ha3_1_and0[0]), .fa_xor1(s_csamul_cla24_fa3_2_xor1), .fa_or0(s_csamul_cla24_fa3_2_or0)); and_gate and_gate_s_csamul_cla24_and4_2(.a(a[4]), .b(b[2]), .out(s_csamul_cla24_and4_2)); fa fa_s_csamul_cla24_fa4_2_out(.a(s_csamul_cla24_and4_2[0]), .b(s_csamul_cla24_ha5_1_xor0[0]), .cin(s_csamul_cla24_ha4_1_and0[0]), .fa_xor1(s_csamul_cla24_fa4_2_xor1), .fa_or0(s_csamul_cla24_fa4_2_or0)); and_gate and_gate_s_csamul_cla24_and5_2(.a(a[5]), .b(b[2]), .out(s_csamul_cla24_and5_2)); fa fa_s_csamul_cla24_fa5_2_out(.a(s_csamul_cla24_and5_2[0]), .b(s_csamul_cla24_ha6_1_xor0[0]), .cin(s_csamul_cla24_ha5_1_and0[0]), .fa_xor1(s_csamul_cla24_fa5_2_xor1), .fa_or0(s_csamul_cla24_fa5_2_or0)); and_gate and_gate_s_csamul_cla24_and6_2(.a(a[6]), .b(b[2]), .out(s_csamul_cla24_and6_2)); fa fa_s_csamul_cla24_fa6_2_out(.a(s_csamul_cla24_and6_2[0]), .b(s_csamul_cla24_ha7_1_xor0[0]), .cin(s_csamul_cla24_ha6_1_and0[0]), .fa_xor1(s_csamul_cla24_fa6_2_xor1), .fa_or0(s_csamul_cla24_fa6_2_or0)); and_gate and_gate_s_csamul_cla24_and7_2(.a(a[7]), .b(b[2]), .out(s_csamul_cla24_and7_2)); fa fa_s_csamul_cla24_fa7_2_out(.a(s_csamul_cla24_and7_2[0]), .b(s_csamul_cla24_ha8_1_xor0[0]), .cin(s_csamul_cla24_ha7_1_and0[0]), .fa_xor1(s_csamul_cla24_fa7_2_xor1), .fa_or0(s_csamul_cla24_fa7_2_or0)); and_gate and_gate_s_csamul_cla24_and8_2(.a(a[8]), .b(b[2]), .out(s_csamul_cla24_and8_2)); fa fa_s_csamul_cla24_fa8_2_out(.a(s_csamul_cla24_and8_2[0]), .b(s_csamul_cla24_ha9_1_xor0[0]), .cin(s_csamul_cla24_ha8_1_and0[0]), .fa_xor1(s_csamul_cla24_fa8_2_xor1), .fa_or0(s_csamul_cla24_fa8_2_or0)); and_gate and_gate_s_csamul_cla24_and9_2(.a(a[9]), .b(b[2]), .out(s_csamul_cla24_and9_2)); fa fa_s_csamul_cla24_fa9_2_out(.a(s_csamul_cla24_and9_2[0]), .b(s_csamul_cla24_ha10_1_xor0[0]), .cin(s_csamul_cla24_ha9_1_and0[0]), .fa_xor1(s_csamul_cla24_fa9_2_xor1), .fa_or0(s_csamul_cla24_fa9_2_or0)); and_gate and_gate_s_csamul_cla24_and10_2(.a(a[10]), .b(b[2]), .out(s_csamul_cla24_and10_2)); fa fa_s_csamul_cla24_fa10_2_out(.a(s_csamul_cla24_and10_2[0]), .b(s_csamul_cla24_ha11_1_xor0[0]), .cin(s_csamul_cla24_ha10_1_and0[0]), .fa_xor1(s_csamul_cla24_fa10_2_xor1), .fa_or0(s_csamul_cla24_fa10_2_or0)); and_gate and_gate_s_csamul_cla24_and11_2(.a(a[11]), .b(b[2]), .out(s_csamul_cla24_and11_2)); fa fa_s_csamul_cla24_fa11_2_out(.a(s_csamul_cla24_and11_2[0]), .b(s_csamul_cla24_ha12_1_xor0[0]), .cin(s_csamul_cla24_ha11_1_and0[0]), .fa_xor1(s_csamul_cla24_fa11_2_xor1), .fa_or0(s_csamul_cla24_fa11_2_or0)); and_gate and_gate_s_csamul_cla24_and12_2(.a(a[12]), .b(b[2]), .out(s_csamul_cla24_and12_2)); fa fa_s_csamul_cla24_fa12_2_out(.a(s_csamul_cla24_and12_2[0]), .b(s_csamul_cla24_ha13_1_xor0[0]), .cin(s_csamul_cla24_ha12_1_and0[0]), .fa_xor1(s_csamul_cla24_fa12_2_xor1), .fa_or0(s_csamul_cla24_fa12_2_or0)); and_gate and_gate_s_csamul_cla24_and13_2(.a(a[13]), .b(b[2]), .out(s_csamul_cla24_and13_2)); fa fa_s_csamul_cla24_fa13_2_out(.a(s_csamul_cla24_and13_2[0]), .b(s_csamul_cla24_ha14_1_xor0[0]), .cin(s_csamul_cla24_ha13_1_and0[0]), .fa_xor1(s_csamul_cla24_fa13_2_xor1), .fa_or0(s_csamul_cla24_fa13_2_or0)); and_gate and_gate_s_csamul_cla24_and14_2(.a(a[14]), .b(b[2]), .out(s_csamul_cla24_and14_2)); fa fa_s_csamul_cla24_fa14_2_out(.a(s_csamul_cla24_and14_2[0]), .b(s_csamul_cla24_ha15_1_xor0[0]), .cin(s_csamul_cla24_ha14_1_and0[0]), .fa_xor1(s_csamul_cla24_fa14_2_xor1), .fa_or0(s_csamul_cla24_fa14_2_or0)); and_gate and_gate_s_csamul_cla24_and15_2(.a(a[15]), .b(b[2]), .out(s_csamul_cla24_and15_2)); fa fa_s_csamul_cla24_fa15_2_out(.a(s_csamul_cla24_and15_2[0]), .b(s_csamul_cla24_ha16_1_xor0[0]), .cin(s_csamul_cla24_ha15_1_and0[0]), .fa_xor1(s_csamul_cla24_fa15_2_xor1), .fa_or0(s_csamul_cla24_fa15_2_or0)); and_gate and_gate_s_csamul_cla24_and16_2(.a(a[16]), .b(b[2]), .out(s_csamul_cla24_and16_2)); fa fa_s_csamul_cla24_fa16_2_out(.a(s_csamul_cla24_and16_2[0]), .b(s_csamul_cla24_ha17_1_xor0[0]), .cin(s_csamul_cla24_ha16_1_and0[0]), .fa_xor1(s_csamul_cla24_fa16_2_xor1), .fa_or0(s_csamul_cla24_fa16_2_or0)); and_gate and_gate_s_csamul_cla24_and17_2(.a(a[17]), .b(b[2]), .out(s_csamul_cla24_and17_2)); fa fa_s_csamul_cla24_fa17_2_out(.a(s_csamul_cla24_and17_2[0]), .b(s_csamul_cla24_ha18_1_xor0[0]), .cin(s_csamul_cla24_ha17_1_and0[0]), .fa_xor1(s_csamul_cla24_fa17_2_xor1), .fa_or0(s_csamul_cla24_fa17_2_or0)); and_gate and_gate_s_csamul_cla24_and18_2(.a(a[18]), .b(b[2]), .out(s_csamul_cla24_and18_2)); fa fa_s_csamul_cla24_fa18_2_out(.a(s_csamul_cla24_and18_2[0]), .b(s_csamul_cla24_ha19_1_xor0[0]), .cin(s_csamul_cla24_ha18_1_and0[0]), .fa_xor1(s_csamul_cla24_fa18_2_xor1), .fa_or0(s_csamul_cla24_fa18_2_or0)); and_gate and_gate_s_csamul_cla24_and19_2(.a(a[19]), .b(b[2]), .out(s_csamul_cla24_and19_2)); fa fa_s_csamul_cla24_fa19_2_out(.a(s_csamul_cla24_and19_2[0]), .b(s_csamul_cla24_ha20_1_xor0[0]), .cin(s_csamul_cla24_ha19_1_and0[0]), .fa_xor1(s_csamul_cla24_fa19_2_xor1), .fa_or0(s_csamul_cla24_fa19_2_or0)); and_gate and_gate_s_csamul_cla24_and20_2(.a(a[20]), .b(b[2]), .out(s_csamul_cla24_and20_2)); fa fa_s_csamul_cla24_fa20_2_out(.a(s_csamul_cla24_and20_2[0]), .b(s_csamul_cla24_ha21_1_xor0[0]), .cin(s_csamul_cla24_ha20_1_and0[0]), .fa_xor1(s_csamul_cla24_fa20_2_xor1), .fa_or0(s_csamul_cla24_fa20_2_or0)); and_gate and_gate_s_csamul_cla24_and21_2(.a(a[21]), .b(b[2]), .out(s_csamul_cla24_and21_2)); fa fa_s_csamul_cla24_fa21_2_out(.a(s_csamul_cla24_and21_2[0]), .b(s_csamul_cla24_ha22_1_xor0[0]), .cin(s_csamul_cla24_ha21_1_and0[0]), .fa_xor1(s_csamul_cla24_fa21_2_xor1), .fa_or0(s_csamul_cla24_fa21_2_or0)); and_gate and_gate_s_csamul_cla24_and22_2(.a(a[22]), .b(b[2]), .out(s_csamul_cla24_and22_2)); fa fa_s_csamul_cla24_fa22_2_out(.a(s_csamul_cla24_and22_2[0]), .b(s_csamul_cla24_ha23_1_xor0[0]), .cin(s_csamul_cla24_ha22_1_and0[0]), .fa_xor1(s_csamul_cla24_fa22_2_xor1), .fa_or0(s_csamul_cla24_fa22_2_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_2(.a(a[23]), .b(b[2]), .out(s_csamul_cla24_nand23_2)); ha ha_s_csamul_cla24_ha23_2_out(.a(s_csamul_cla24_nand23_2[0]), .b(s_csamul_cla24_nand23_1[0]), .ha_xor0(s_csamul_cla24_ha23_2_xor0), .ha_and0(s_csamul_cla24_ha23_2_and0)); and_gate and_gate_s_csamul_cla24_and0_3(.a(a[0]), .b(b[3]), .out(s_csamul_cla24_and0_3)); fa fa_s_csamul_cla24_fa0_3_out(.a(s_csamul_cla24_and0_3[0]), .b(s_csamul_cla24_fa1_2_xor1[0]), .cin(s_csamul_cla24_fa0_2_or0[0]), .fa_xor1(s_csamul_cla24_fa0_3_xor1), .fa_or0(s_csamul_cla24_fa0_3_or0)); and_gate and_gate_s_csamul_cla24_and1_3(.a(a[1]), .b(b[3]), .out(s_csamul_cla24_and1_3)); fa fa_s_csamul_cla24_fa1_3_out(.a(s_csamul_cla24_and1_3[0]), .b(s_csamul_cla24_fa2_2_xor1[0]), .cin(s_csamul_cla24_fa1_2_or0[0]), .fa_xor1(s_csamul_cla24_fa1_3_xor1), .fa_or0(s_csamul_cla24_fa1_3_or0)); and_gate and_gate_s_csamul_cla24_and2_3(.a(a[2]), .b(b[3]), .out(s_csamul_cla24_and2_3)); fa fa_s_csamul_cla24_fa2_3_out(.a(s_csamul_cla24_and2_3[0]), .b(s_csamul_cla24_fa3_2_xor1[0]), .cin(s_csamul_cla24_fa2_2_or0[0]), .fa_xor1(s_csamul_cla24_fa2_3_xor1), .fa_or0(s_csamul_cla24_fa2_3_or0)); and_gate and_gate_s_csamul_cla24_and3_3(.a(a[3]), .b(b[3]), .out(s_csamul_cla24_and3_3)); fa fa_s_csamul_cla24_fa3_3_out(.a(s_csamul_cla24_and3_3[0]), .b(s_csamul_cla24_fa4_2_xor1[0]), .cin(s_csamul_cla24_fa3_2_or0[0]), .fa_xor1(s_csamul_cla24_fa3_3_xor1), .fa_or0(s_csamul_cla24_fa3_3_or0)); and_gate and_gate_s_csamul_cla24_and4_3(.a(a[4]), .b(b[3]), .out(s_csamul_cla24_and4_3)); fa fa_s_csamul_cla24_fa4_3_out(.a(s_csamul_cla24_and4_3[0]), .b(s_csamul_cla24_fa5_2_xor1[0]), .cin(s_csamul_cla24_fa4_2_or0[0]), .fa_xor1(s_csamul_cla24_fa4_3_xor1), .fa_or0(s_csamul_cla24_fa4_3_or0)); and_gate and_gate_s_csamul_cla24_and5_3(.a(a[5]), .b(b[3]), .out(s_csamul_cla24_and5_3)); fa fa_s_csamul_cla24_fa5_3_out(.a(s_csamul_cla24_and5_3[0]), .b(s_csamul_cla24_fa6_2_xor1[0]), .cin(s_csamul_cla24_fa5_2_or0[0]), .fa_xor1(s_csamul_cla24_fa5_3_xor1), .fa_or0(s_csamul_cla24_fa5_3_or0)); and_gate and_gate_s_csamul_cla24_and6_3(.a(a[6]), .b(b[3]), .out(s_csamul_cla24_and6_3)); fa fa_s_csamul_cla24_fa6_3_out(.a(s_csamul_cla24_and6_3[0]), .b(s_csamul_cla24_fa7_2_xor1[0]), .cin(s_csamul_cla24_fa6_2_or0[0]), .fa_xor1(s_csamul_cla24_fa6_3_xor1), .fa_or0(s_csamul_cla24_fa6_3_or0)); and_gate and_gate_s_csamul_cla24_and7_3(.a(a[7]), .b(b[3]), .out(s_csamul_cla24_and7_3)); fa fa_s_csamul_cla24_fa7_3_out(.a(s_csamul_cla24_and7_3[0]), .b(s_csamul_cla24_fa8_2_xor1[0]), .cin(s_csamul_cla24_fa7_2_or0[0]), .fa_xor1(s_csamul_cla24_fa7_3_xor1), .fa_or0(s_csamul_cla24_fa7_3_or0)); and_gate and_gate_s_csamul_cla24_and8_3(.a(a[8]), .b(b[3]), .out(s_csamul_cla24_and8_3)); fa fa_s_csamul_cla24_fa8_3_out(.a(s_csamul_cla24_and8_3[0]), .b(s_csamul_cla24_fa9_2_xor1[0]), .cin(s_csamul_cla24_fa8_2_or0[0]), .fa_xor1(s_csamul_cla24_fa8_3_xor1), .fa_or0(s_csamul_cla24_fa8_3_or0)); and_gate and_gate_s_csamul_cla24_and9_3(.a(a[9]), .b(b[3]), .out(s_csamul_cla24_and9_3)); fa fa_s_csamul_cla24_fa9_3_out(.a(s_csamul_cla24_and9_3[0]), .b(s_csamul_cla24_fa10_2_xor1[0]), .cin(s_csamul_cla24_fa9_2_or0[0]), .fa_xor1(s_csamul_cla24_fa9_3_xor1), .fa_or0(s_csamul_cla24_fa9_3_or0)); and_gate and_gate_s_csamul_cla24_and10_3(.a(a[10]), .b(b[3]), .out(s_csamul_cla24_and10_3)); fa fa_s_csamul_cla24_fa10_3_out(.a(s_csamul_cla24_and10_3[0]), .b(s_csamul_cla24_fa11_2_xor1[0]), .cin(s_csamul_cla24_fa10_2_or0[0]), .fa_xor1(s_csamul_cla24_fa10_3_xor1), .fa_or0(s_csamul_cla24_fa10_3_or0)); and_gate and_gate_s_csamul_cla24_and11_3(.a(a[11]), .b(b[3]), .out(s_csamul_cla24_and11_3)); fa fa_s_csamul_cla24_fa11_3_out(.a(s_csamul_cla24_and11_3[0]), .b(s_csamul_cla24_fa12_2_xor1[0]), .cin(s_csamul_cla24_fa11_2_or0[0]), .fa_xor1(s_csamul_cla24_fa11_3_xor1), .fa_or0(s_csamul_cla24_fa11_3_or0)); and_gate and_gate_s_csamul_cla24_and12_3(.a(a[12]), .b(b[3]), .out(s_csamul_cla24_and12_3)); fa fa_s_csamul_cla24_fa12_3_out(.a(s_csamul_cla24_and12_3[0]), .b(s_csamul_cla24_fa13_2_xor1[0]), .cin(s_csamul_cla24_fa12_2_or0[0]), .fa_xor1(s_csamul_cla24_fa12_3_xor1), .fa_or0(s_csamul_cla24_fa12_3_or0)); and_gate and_gate_s_csamul_cla24_and13_3(.a(a[13]), .b(b[3]), .out(s_csamul_cla24_and13_3)); fa fa_s_csamul_cla24_fa13_3_out(.a(s_csamul_cla24_and13_3[0]), .b(s_csamul_cla24_fa14_2_xor1[0]), .cin(s_csamul_cla24_fa13_2_or0[0]), .fa_xor1(s_csamul_cla24_fa13_3_xor1), .fa_or0(s_csamul_cla24_fa13_3_or0)); and_gate and_gate_s_csamul_cla24_and14_3(.a(a[14]), .b(b[3]), .out(s_csamul_cla24_and14_3)); fa fa_s_csamul_cla24_fa14_3_out(.a(s_csamul_cla24_and14_3[0]), .b(s_csamul_cla24_fa15_2_xor1[0]), .cin(s_csamul_cla24_fa14_2_or0[0]), .fa_xor1(s_csamul_cla24_fa14_3_xor1), .fa_or0(s_csamul_cla24_fa14_3_or0)); and_gate and_gate_s_csamul_cla24_and15_3(.a(a[15]), .b(b[3]), .out(s_csamul_cla24_and15_3)); fa fa_s_csamul_cla24_fa15_3_out(.a(s_csamul_cla24_and15_3[0]), .b(s_csamul_cla24_fa16_2_xor1[0]), .cin(s_csamul_cla24_fa15_2_or0[0]), .fa_xor1(s_csamul_cla24_fa15_3_xor1), .fa_or0(s_csamul_cla24_fa15_3_or0)); and_gate and_gate_s_csamul_cla24_and16_3(.a(a[16]), .b(b[3]), .out(s_csamul_cla24_and16_3)); fa fa_s_csamul_cla24_fa16_3_out(.a(s_csamul_cla24_and16_3[0]), .b(s_csamul_cla24_fa17_2_xor1[0]), .cin(s_csamul_cla24_fa16_2_or0[0]), .fa_xor1(s_csamul_cla24_fa16_3_xor1), .fa_or0(s_csamul_cla24_fa16_3_or0)); and_gate and_gate_s_csamul_cla24_and17_3(.a(a[17]), .b(b[3]), .out(s_csamul_cla24_and17_3)); fa fa_s_csamul_cla24_fa17_3_out(.a(s_csamul_cla24_and17_3[0]), .b(s_csamul_cla24_fa18_2_xor1[0]), .cin(s_csamul_cla24_fa17_2_or0[0]), .fa_xor1(s_csamul_cla24_fa17_3_xor1), .fa_or0(s_csamul_cla24_fa17_3_or0)); and_gate and_gate_s_csamul_cla24_and18_3(.a(a[18]), .b(b[3]), .out(s_csamul_cla24_and18_3)); fa fa_s_csamul_cla24_fa18_3_out(.a(s_csamul_cla24_and18_3[0]), .b(s_csamul_cla24_fa19_2_xor1[0]), .cin(s_csamul_cla24_fa18_2_or0[0]), .fa_xor1(s_csamul_cla24_fa18_3_xor1), .fa_or0(s_csamul_cla24_fa18_3_or0)); and_gate and_gate_s_csamul_cla24_and19_3(.a(a[19]), .b(b[3]), .out(s_csamul_cla24_and19_3)); fa fa_s_csamul_cla24_fa19_3_out(.a(s_csamul_cla24_and19_3[0]), .b(s_csamul_cla24_fa20_2_xor1[0]), .cin(s_csamul_cla24_fa19_2_or0[0]), .fa_xor1(s_csamul_cla24_fa19_3_xor1), .fa_or0(s_csamul_cla24_fa19_3_or0)); and_gate and_gate_s_csamul_cla24_and20_3(.a(a[20]), .b(b[3]), .out(s_csamul_cla24_and20_3)); fa fa_s_csamul_cla24_fa20_3_out(.a(s_csamul_cla24_and20_3[0]), .b(s_csamul_cla24_fa21_2_xor1[0]), .cin(s_csamul_cla24_fa20_2_or0[0]), .fa_xor1(s_csamul_cla24_fa20_3_xor1), .fa_or0(s_csamul_cla24_fa20_3_or0)); and_gate and_gate_s_csamul_cla24_and21_3(.a(a[21]), .b(b[3]), .out(s_csamul_cla24_and21_3)); fa fa_s_csamul_cla24_fa21_3_out(.a(s_csamul_cla24_and21_3[0]), .b(s_csamul_cla24_fa22_2_xor1[0]), .cin(s_csamul_cla24_fa21_2_or0[0]), .fa_xor1(s_csamul_cla24_fa21_3_xor1), .fa_or0(s_csamul_cla24_fa21_3_or0)); and_gate and_gate_s_csamul_cla24_and22_3(.a(a[22]), .b(b[3]), .out(s_csamul_cla24_and22_3)); fa fa_s_csamul_cla24_fa22_3_out(.a(s_csamul_cla24_and22_3[0]), .b(s_csamul_cla24_ha23_2_xor0[0]), .cin(s_csamul_cla24_fa22_2_or0[0]), .fa_xor1(s_csamul_cla24_fa22_3_xor1), .fa_or0(s_csamul_cla24_fa22_3_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_3(.a(a[23]), .b(b[3]), .out(s_csamul_cla24_nand23_3)); ha ha_s_csamul_cla24_ha23_3_out(.a(s_csamul_cla24_nand23_3[0]), .b(s_csamul_cla24_ha23_2_and0[0]), .ha_xor0(s_csamul_cla24_ha23_3_xor0), .ha_and0(s_csamul_cla24_ha23_3_and0)); and_gate and_gate_s_csamul_cla24_and0_4(.a(a[0]), .b(b[4]), .out(s_csamul_cla24_and0_4)); fa fa_s_csamul_cla24_fa0_4_out(.a(s_csamul_cla24_and0_4[0]), .b(s_csamul_cla24_fa1_3_xor1[0]), .cin(s_csamul_cla24_fa0_3_or0[0]), .fa_xor1(s_csamul_cla24_fa0_4_xor1), .fa_or0(s_csamul_cla24_fa0_4_or0)); and_gate and_gate_s_csamul_cla24_and1_4(.a(a[1]), .b(b[4]), .out(s_csamul_cla24_and1_4)); fa fa_s_csamul_cla24_fa1_4_out(.a(s_csamul_cla24_and1_4[0]), .b(s_csamul_cla24_fa2_3_xor1[0]), .cin(s_csamul_cla24_fa1_3_or0[0]), .fa_xor1(s_csamul_cla24_fa1_4_xor1), .fa_or0(s_csamul_cla24_fa1_4_or0)); and_gate and_gate_s_csamul_cla24_and2_4(.a(a[2]), .b(b[4]), .out(s_csamul_cla24_and2_4)); fa fa_s_csamul_cla24_fa2_4_out(.a(s_csamul_cla24_and2_4[0]), .b(s_csamul_cla24_fa3_3_xor1[0]), .cin(s_csamul_cla24_fa2_3_or0[0]), .fa_xor1(s_csamul_cla24_fa2_4_xor1), .fa_or0(s_csamul_cla24_fa2_4_or0)); and_gate and_gate_s_csamul_cla24_and3_4(.a(a[3]), .b(b[4]), .out(s_csamul_cla24_and3_4)); fa fa_s_csamul_cla24_fa3_4_out(.a(s_csamul_cla24_and3_4[0]), .b(s_csamul_cla24_fa4_3_xor1[0]), .cin(s_csamul_cla24_fa3_3_or0[0]), .fa_xor1(s_csamul_cla24_fa3_4_xor1), .fa_or0(s_csamul_cla24_fa3_4_or0)); and_gate and_gate_s_csamul_cla24_and4_4(.a(a[4]), .b(b[4]), .out(s_csamul_cla24_and4_4)); fa fa_s_csamul_cla24_fa4_4_out(.a(s_csamul_cla24_and4_4[0]), .b(s_csamul_cla24_fa5_3_xor1[0]), .cin(s_csamul_cla24_fa4_3_or0[0]), .fa_xor1(s_csamul_cla24_fa4_4_xor1), .fa_or0(s_csamul_cla24_fa4_4_or0)); and_gate and_gate_s_csamul_cla24_and5_4(.a(a[5]), .b(b[4]), .out(s_csamul_cla24_and5_4)); fa fa_s_csamul_cla24_fa5_4_out(.a(s_csamul_cla24_and5_4[0]), .b(s_csamul_cla24_fa6_3_xor1[0]), .cin(s_csamul_cla24_fa5_3_or0[0]), .fa_xor1(s_csamul_cla24_fa5_4_xor1), .fa_or0(s_csamul_cla24_fa5_4_or0)); and_gate and_gate_s_csamul_cla24_and6_4(.a(a[6]), .b(b[4]), .out(s_csamul_cla24_and6_4)); fa fa_s_csamul_cla24_fa6_4_out(.a(s_csamul_cla24_and6_4[0]), .b(s_csamul_cla24_fa7_3_xor1[0]), .cin(s_csamul_cla24_fa6_3_or0[0]), .fa_xor1(s_csamul_cla24_fa6_4_xor1), .fa_or0(s_csamul_cla24_fa6_4_or0)); and_gate and_gate_s_csamul_cla24_and7_4(.a(a[7]), .b(b[4]), .out(s_csamul_cla24_and7_4)); fa fa_s_csamul_cla24_fa7_4_out(.a(s_csamul_cla24_and7_4[0]), .b(s_csamul_cla24_fa8_3_xor1[0]), .cin(s_csamul_cla24_fa7_3_or0[0]), .fa_xor1(s_csamul_cla24_fa7_4_xor1), .fa_or0(s_csamul_cla24_fa7_4_or0)); and_gate and_gate_s_csamul_cla24_and8_4(.a(a[8]), .b(b[4]), .out(s_csamul_cla24_and8_4)); fa fa_s_csamul_cla24_fa8_4_out(.a(s_csamul_cla24_and8_4[0]), .b(s_csamul_cla24_fa9_3_xor1[0]), .cin(s_csamul_cla24_fa8_3_or0[0]), .fa_xor1(s_csamul_cla24_fa8_4_xor1), .fa_or0(s_csamul_cla24_fa8_4_or0)); and_gate and_gate_s_csamul_cla24_and9_4(.a(a[9]), .b(b[4]), .out(s_csamul_cla24_and9_4)); fa fa_s_csamul_cla24_fa9_4_out(.a(s_csamul_cla24_and9_4[0]), .b(s_csamul_cla24_fa10_3_xor1[0]), .cin(s_csamul_cla24_fa9_3_or0[0]), .fa_xor1(s_csamul_cla24_fa9_4_xor1), .fa_or0(s_csamul_cla24_fa9_4_or0)); and_gate and_gate_s_csamul_cla24_and10_4(.a(a[10]), .b(b[4]), .out(s_csamul_cla24_and10_4)); fa fa_s_csamul_cla24_fa10_4_out(.a(s_csamul_cla24_and10_4[0]), .b(s_csamul_cla24_fa11_3_xor1[0]), .cin(s_csamul_cla24_fa10_3_or0[0]), .fa_xor1(s_csamul_cla24_fa10_4_xor1), .fa_or0(s_csamul_cla24_fa10_4_or0)); and_gate and_gate_s_csamul_cla24_and11_4(.a(a[11]), .b(b[4]), .out(s_csamul_cla24_and11_4)); fa fa_s_csamul_cla24_fa11_4_out(.a(s_csamul_cla24_and11_4[0]), .b(s_csamul_cla24_fa12_3_xor1[0]), .cin(s_csamul_cla24_fa11_3_or0[0]), .fa_xor1(s_csamul_cla24_fa11_4_xor1), .fa_or0(s_csamul_cla24_fa11_4_or0)); and_gate and_gate_s_csamul_cla24_and12_4(.a(a[12]), .b(b[4]), .out(s_csamul_cla24_and12_4)); fa fa_s_csamul_cla24_fa12_4_out(.a(s_csamul_cla24_and12_4[0]), .b(s_csamul_cla24_fa13_3_xor1[0]), .cin(s_csamul_cla24_fa12_3_or0[0]), .fa_xor1(s_csamul_cla24_fa12_4_xor1), .fa_or0(s_csamul_cla24_fa12_4_or0)); and_gate and_gate_s_csamul_cla24_and13_4(.a(a[13]), .b(b[4]), .out(s_csamul_cla24_and13_4)); fa fa_s_csamul_cla24_fa13_4_out(.a(s_csamul_cla24_and13_4[0]), .b(s_csamul_cla24_fa14_3_xor1[0]), .cin(s_csamul_cla24_fa13_3_or0[0]), .fa_xor1(s_csamul_cla24_fa13_4_xor1), .fa_or0(s_csamul_cla24_fa13_4_or0)); and_gate and_gate_s_csamul_cla24_and14_4(.a(a[14]), .b(b[4]), .out(s_csamul_cla24_and14_4)); fa fa_s_csamul_cla24_fa14_4_out(.a(s_csamul_cla24_and14_4[0]), .b(s_csamul_cla24_fa15_3_xor1[0]), .cin(s_csamul_cla24_fa14_3_or0[0]), .fa_xor1(s_csamul_cla24_fa14_4_xor1), .fa_or0(s_csamul_cla24_fa14_4_or0)); and_gate and_gate_s_csamul_cla24_and15_4(.a(a[15]), .b(b[4]), .out(s_csamul_cla24_and15_4)); fa fa_s_csamul_cla24_fa15_4_out(.a(s_csamul_cla24_and15_4[0]), .b(s_csamul_cla24_fa16_3_xor1[0]), .cin(s_csamul_cla24_fa15_3_or0[0]), .fa_xor1(s_csamul_cla24_fa15_4_xor1), .fa_or0(s_csamul_cla24_fa15_4_or0)); and_gate and_gate_s_csamul_cla24_and16_4(.a(a[16]), .b(b[4]), .out(s_csamul_cla24_and16_4)); fa fa_s_csamul_cla24_fa16_4_out(.a(s_csamul_cla24_and16_4[0]), .b(s_csamul_cla24_fa17_3_xor1[0]), .cin(s_csamul_cla24_fa16_3_or0[0]), .fa_xor1(s_csamul_cla24_fa16_4_xor1), .fa_or0(s_csamul_cla24_fa16_4_or0)); and_gate and_gate_s_csamul_cla24_and17_4(.a(a[17]), .b(b[4]), .out(s_csamul_cla24_and17_4)); fa fa_s_csamul_cla24_fa17_4_out(.a(s_csamul_cla24_and17_4[0]), .b(s_csamul_cla24_fa18_3_xor1[0]), .cin(s_csamul_cla24_fa17_3_or0[0]), .fa_xor1(s_csamul_cla24_fa17_4_xor1), .fa_or0(s_csamul_cla24_fa17_4_or0)); and_gate and_gate_s_csamul_cla24_and18_4(.a(a[18]), .b(b[4]), .out(s_csamul_cla24_and18_4)); fa fa_s_csamul_cla24_fa18_4_out(.a(s_csamul_cla24_and18_4[0]), .b(s_csamul_cla24_fa19_3_xor1[0]), .cin(s_csamul_cla24_fa18_3_or0[0]), .fa_xor1(s_csamul_cla24_fa18_4_xor1), .fa_or0(s_csamul_cla24_fa18_4_or0)); and_gate and_gate_s_csamul_cla24_and19_4(.a(a[19]), .b(b[4]), .out(s_csamul_cla24_and19_4)); fa fa_s_csamul_cla24_fa19_4_out(.a(s_csamul_cla24_and19_4[0]), .b(s_csamul_cla24_fa20_3_xor1[0]), .cin(s_csamul_cla24_fa19_3_or0[0]), .fa_xor1(s_csamul_cla24_fa19_4_xor1), .fa_or0(s_csamul_cla24_fa19_4_or0)); and_gate and_gate_s_csamul_cla24_and20_4(.a(a[20]), .b(b[4]), .out(s_csamul_cla24_and20_4)); fa fa_s_csamul_cla24_fa20_4_out(.a(s_csamul_cla24_and20_4[0]), .b(s_csamul_cla24_fa21_3_xor1[0]), .cin(s_csamul_cla24_fa20_3_or0[0]), .fa_xor1(s_csamul_cla24_fa20_4_xor1), .fa_or0(s_csamul_cla24_fa20_4_or0)); and_gate and_gate_s_csamul_cla24_and21_4(.a(a[21]), .b(b[4]), .out(s_csamul_cla24_and21_4)); fa fa_s_csamul_cla24_fa21_4_out(.a(s_csamul_cla24_and21_4[0]), .b(s_csamul_cla24_fa22_3_xor1[0]), .cin(s_csamul_cla24_fa21_3_or0[0]), .fa_xor1(s_csamul_cla24_fa21_4_xor1), .fa_or0(s_csamul_cla24_fa21_4_or0)); and_gate and_gate_s_csamul_cla24_and22_4(.a(a[22]), .b(b[4]), .out(s_csamul_cla24_and22_4)); fa fa_s_csamul_cla24_fa22_4_out(.a(s_csamul_cla24_and22_4[0]), .b(s_csamul_cla24_ha23_3_xor0[0]), .cin(s_csamul_cla24_fa22_3_or0[0]), .fa_xor1(s_csamul_cla24_fa22_4_xor1), .fa_or0(s_csamul_cla24_fa22_4_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_4(.a(a[23]), .b(b[4]), .out(s_csamul_cla24_nand23_4)); ha ha_s_csamul_cla24_ha23_4_out(.a(s_csamul_cla24_nand23_4[0]), .b(s_csamul_cla24_ha23_3_and0[0]), .ha_xor0(s_csamul_cla24_ha23_4_xor0), .ha_and0(s_csamul_cla24_ha23_4_and0)); and_gate and_gate_s_csamul_cla24_and0_5(.a(a[0]), .b(b[5]), .out(s_csamul_cla24_and0_5)); fa fa_s_csamul_cla24_fa0_5_out(.a(s_csamul_cla24_and0_5[0]), .b(s_csamul_cla24_fa1_4_xor1[0]), .cin(s_csamul_cla24_fa0_4_or0[0]), .fa_xor1(s_csamul_cla24_fa0_5_xor1), .fa_or0(s_csamul_cla24_fa0_5_or0)); and_gate and_gate_s_csamul_cla24_and1_5(.a(a[1]), .b(b[5]), .out(s_csamul_cla24_and1_5)); fa fa_s_csamul_cla24_fa1_5_out(.a(s_csamul_cla24_and1_5[0]), .b(s_csamul_cla24_fa2_4_xor1[0]), .cin(s_csamul_cla24_fa1_4_or0[0]), .fa_xor1(s_csamul_cla24_fa1_5_xor1), .fa_or0(s_csamul_cla24_fa1_5_or0)); and_gate and_gate_s_csamul_cla24_and2_5(.a(a[2]), .b(b[5]), .out(s_csamul_cla24_and2_5)); fa fa_s_csamul_cla24_fa2_5_out(.a(s_csamul_cla24_and2_5[0]), .b(s_csamul_cla24_fa3_4_xor1[0]), .cin(s_csamul_cla24_fa2_4_or0[0]), .fa_xor1(s_csamul_cla24_fa2_5_xor1), .fa_or0(s_csamul_cla24_fa2_5_or0)); and_gate and_gate_s_csamul_cla24_and3_5(.a(a[3]), .b(b[5]), .out(s_csamul_cla24_and3_5)); fa fa_s_csamul_cla24_fa3_5_out(.a(s_csamul_cla24_and3_5[0]), .b(s_csamul_cla24_fa4_4_xor1[0]), .cin(s_csamul_cla24_fa3_4_or0[0]), .fa_xor1(s_csamul_cla24_fa3_5_xor1), .fa_or0(s_csamul_cla24_fa3_5_or0)); and_gate and_gate_s_csamul_cla24_and4_5(.a(a[4]), .b(b[5]), .out(s_csamul_cla24_and4_5)); fa fa_s_csamul_cla24_fa4_5_out(.a(s_csamul_cla24_and4_5[0]), .b(s_csamul_cla24_fa5_4_xor1[0]), .cin(s_csamul_cla24_fa4_4_or0[0]), .fa_xor1(s_csamul_cla24_fa4_5_xor1), .fa_or0(s_csamul_cla24_fa4_5_or0)); and_gate and_gate_s_csamul_cla24_and5_5(.a(a[5]), .b(b[5]), .out(s_csamul_cla24_and5_5)); fa fa_s_csamul_cla24_fa5_5_out(.a(s_csamul_cla24_and5_5[0]), .b(s_csamul_cla24_fa6_4_xor1[0]), .cin(s_csamul_cla24_fa5_4_or0[0]), .fa_xor1(s_csamul_cla24_fa5_5_xor1), .fa_or0(s_csamul_cla24_fa5_5_or0)); and_gate and_gate_s_csamul_cla24_and6_5(.a(a[6]), .b(b[5]), .out(s_csamul_cla24_and6_5)); fa fa_s_csamul_cla24_fa6_5_out(.a(s_csamul_cla24_and6_5[0]), .b(s_csamul_cla24_fa7_4_xor1[0]), .cin(s_csamul_cla24_fa6_4_or0[0]), .fa_xor1(s_csamul_cla24_fa6_5_xor1), .fa_or0(s_csamul_cla24_fa6_5_or0)); and_gate and_gate_s_csamul_cla24_and7_5(.a(a[7]), .b(b[5]), .out(s_csamul_cla24_and7_5)); fa fa_s_csamul_cla24_fa7_5_out(.a(s_csamul_cla24_and7_5[0]), .b(s_csamul_cla24_fa8_4_xor1[0]), .cin(s_csamul_cla24_fa7_4_or0[0]), .fa_xor1(s_csamul_cla24_fa7_5_xor1), .fa_or0(s_csamul_cla24_fa7_5_or0)); and_gate and_gate_s_csamul_cla24_and8_5(.a(a[8]), .b(b[5]), .out(s_csamul_cla24_and8_5)); fa fa_s_csamul_cla24_fa8_5_out(.a(s_csamul_cla24_and8_5[0]), .b(s_csamul_cla24_fa9_4_xor1[0]), .cin(s_csamul_cla24_fa8_4_or0[0]), .fa_xor1(s_csamul_cla24_fa8_5_xor1), .fa_or0(s_csamul_cla24_fa8_5_or0)); and_gate and_gate_s_csamul_cla24_and9_5(.a(a[9]), .b(b[5]), .out(s_csamul_cla24_and9_5)); fa fa_s_csamul_cla24_fa9_5_out(.a(s_csamul_cla24_and9_5[0]), .b(s_csamul_cla24_fa10_4_xor1[0]), .cin(s_csamul_cla24_fa9_4_or0[0]), .fa_xor1(s_csamul_cla24_fa9_5_xor1), .fa_or0(s_csamul_cla24_fa9_5_or0)); and_gate and_gate_s_csamul_cla24_and10_5(.a(a[10]), .b(b[5]), .out(s_csamul_cla24_and10_5)); fa fa_s_csamul_cla24_fa10_5_out(.a(s_csamul_cla24_and10_5[0]), .b(s_csamul_cla24_fa11_4_xor1[0]), .cin(s_csamul_cla24_fa10_4_or0[0]), .fa_xor1(s_csamul_cla24_fa10_5_xor1), .fa_or0(s_csamul_cla24_fa10_5_or0)); and_gate and_gate_s_csamul_cla24_and11_5(.a(a[11]), .b(b[5]), .out(s_csamul_cla24_and11_5)); fa fa_s_csamul_cla24_fa11_5_out(.a(s_csamul_cla24_and11_5[0]), .b(s_csamul_cla24_fa12_4_xor1[0]), .cin(s_csamul_cla24_fa11_4_or0[0]), .fa_xor1(s_csamul_cla24_fa11_5_xor1), .fa_or0(s_csamul_cla24_fa11_5_or0)); and_gate and_gate_s_csamul_cla24_and12_5(.a(a[12]), .b(b[5]), .out(s_csamul_cla24_and12_5)); fa fa_s_csamul_cla24_fa12_5_out(.a(s_csamul_cla24_and12_5[0]), .b(s_csamul_cla24_fa13_4_xor1[0]), .cin(s_csamul_cla24_fa12_4_or0[0]), .fa_xor1(s_csamul_cla24_fa12_5_xor1), .fa_or0(s_csamul_cla24_fa12_5_or0)); and_gate and_gate_s_csamul_cla24_and13_5(.a(a[13]), .b(b[5]), .out(s_csamul_cla24_and13_5)); fa fa_s_csamul_cla24_fa13_5_out(.a(s_csamul_cla24_and13_5[0]), .b(s_csamul_cla24_fa14_4_xor1[0]), .cin(s_csamul_cla24_fa13_4_or0[0]), .fa_xor1(s_csamul_cla24_fa13_5_xor1), .fa_or0(s_csamul_cla24_fa13_5_or0)); and_gate and_gate_s_csamul_cla24_and14_5(.a(a[14]), .b(b[5]), .out(s_csamul_cla24_and14_5)); fa fa_s_csamul_cla24_fa14_5_out(.a(s_csamul_cla24_and14_5[0]), .b(s_csamul_cla24_fa15_4_xor1[0]), .cin(s_csamul_cla24_fa14_4_or0[0]), .fa_xor1(s_csamul_cla24_fa14_5_xor1), .fa_or0(s_csamul_cla24_fa14_5_or0)); and_gate and_gate_s_csamul_cla24_and15_5(.a(a[15]), .b(b[5]), .out(s_csamul_cla24_and15_5)); fa fa_s_csamul_cla24_fa15_5_out(.a(s_csamul_cla24_and15_5[0]), .b(s_csamul_cla24_fa16_4_xor1[0]), .cin(s_csamul_cla24_fa15_4_or0[0]), .fa_xor1(s_csamul_cla24_fa15_5_xor1), .fa_or0(s_csamul_cla24_fa15_5_or0)); and_gate and_gate_s_csamul_cla24_and16_5(.a(a[16]), .b(b[5]), .out(s_csamul_cla24_and16_5)); fa fa_s_csamul_cla24_fa16_5_out(.a(s_csamul_cla24_and16_5[0]), .b(s_csamul_cla24_fa17_4_xor1[0]), .cin(s_csamul_cla24_fa16_4_or0[0]), .fa_xor1(s_csamul_cla24_fa16_5_xor1), .fa_or0(s_csamul_cla24_fa16_5_or0)); and_gate and_gate_s_csamul_cla24_and17_5(.a(a[17]), .b(b[5]), .out(s_csamul_cla24_and17_5)); fa fa_s_csamul_cla24_fa17_5_out(.a(s_csamul_cla24_and17_5[0]), .b(s_csamul_cla24_fa18_4_xor1[0]), .cin(s_csamul_cla24_fa17_4_or0[0]), .fa_xor1(s_csamul_cla24_fa17_5_xor1), .fa_or0(s_csamul_cla24_fa17_5_or0)); and_gate and_gate_s_csamul_cla24_and18_5(.a(a[18]), .b(b[5]), .out(s_csamul_cla24_and18_5)); fa fa_s_csamul_cla24_fa18_5_out(.a(s_csamul_cla24_and18_5[0]), .b(s_csamul_cla24_fa19_4_xor1[0]), .cin(s_csamul_cla24_fa18_4_or0[0]), .fa_xor1(s_csamul_cla24_fa18_5_xor1), .fa_or0(s_csamul_cla24_fa18_5_or0)); and_gate and_gate_s_csamul_cla24_and19_5(.a(a[19]), .b(b[5]), .out(s_csamul_cla24_and19_5)); fa fa_s_csamul_cla24_fa19_5_out(.a(s_csamul_cla24_and19_5[0]), .b(s_csamul_cla24_fa20_4_xor1[0]), .cin(s_csamul_cla24_fa19_4_or0[0]), .fa_xor1(s_csamul_cla24_fa19_5_xor1), .fa_or0(s_csamul_cla24_fa19_5_or0)); and_gate and_gate_s_csamul_cla24_and20_5(.a(a[20]), .b(b[5]), .out(s_csamul_cla24_and20_5)); fa fa_s_csamul_cla24_fa20_5_out(.a(s_csamul_cla24_and20_5[0]), .b(s_csamul_cla24_fa21_4_xor1[0]), .cin(s_csamul_cla24_fa20_4_or0[0]), .fa_xor1(s_csamul_cla24_fa20_5_xor1), .fa_or0(s_csamul_cla24_fa20_5_or0)); and_gate and_gate_s_csamul_cla24_and21_5(.a(a[21]), .b(b[5]), .out(s_csamul_cla24_and21_5)); fa fa_s_csamul_cla24_fa21_5_out(.a(s_csamul_cla24_and21_5[0]), .b(s_csamul_cla24_fa22_4_xor1[0]), .cin(s_csamul_cla24_fa21_4_or0[0]), .fa_xor1(s_csamul_cla24_fa21_5_xor1), .fa_or0(s_csamul_cla24_fa21_5_or0)); and_gate and_gate_s_csamul_cla24_and22_5(.a(a[22]), .b(b[5]), .out(s_csamul_cla24_and22_5)); fa fa_s_csamul_cla24_fa22_5_out(.a(s_csamul_cla24_and22_5[0]), .b(s_csamul_cla24_ha23_4_xor0[0]), .cin(s_csamul_cla24_fa22_4_or0[0]), .fa_xor1(s_csamul_cla24_fa22_5_xor1), .fa_or0(s_csamul_cla24_fa22_5_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_5(.a(a[23]), .b(b[5]), .out(s_csamul_cla24_nand23_5)); ha ha_s_csamul_cla24_ha23_5_out(.a(s_csamul_cla24_nand23_5[0]), .b(s_csamul_cla24_ha23_4_and0[0]), .ha_xor0(s_csamul_cla24_ha23_5_xor0), .ha_and0(s_csamul_cla24_ha23_5_and0)); and_gate and_gate_s_csamul_cla24_and0_6(.a(a[0]), .b(b[6]), .out(s_csamul_cla24_and0_6)); fa fa_s_csamul_cla24_fa0_6_out(.a(s_csamul_cla24_and0_6[0]), .b(s_csamul_cla24_fa1_5_xor1[0]), .cin(s_csamul_cla24_fa0_5_or0[0]), .fa_xor1(s_csamul_cla24_fa0_6_xor1), .fa_or0(s_csamul_cla24_fa0_6_or0)); and_gate and_gate_s_csamul_cla24_and1_6(.a(a[1]), .b(b[6]), .out(s_csamul_cla24_and1_6)); fa fa_s_csamul_cla24_fa1_6_out(.a(s_csamul_cla24_and1_6[0]), .b(s_csamul_cla24_fa2_5_xor1[0]), .cin(s_csamul_cla24_fa1_5_or0[0]), .fa_xor1(s_csamul_cla24_fa1_6_xor1), .fa_or0(s_csamul_cla24_fa1_6_or0)); and_gate and_gate_s_csamul_cla24_and2_6(.a(a[2]), .b(b[6]), .out(s_csamul_cla24_and2_6)); fa fa_s_csamul_cla24_fa2_6_out(.a(s_csamul_cla24_and2_6[0]), .b(s_csamul_cla24_fa3_5_xor1[0]), .cin(s_csamul_cla24_fa2_5_or0[0]), .fa_xor1(s_csamul_cla24_fa2_6_xor1), .fa_or0(s_csamul_cla24_fa2_6_or0)); and_gate and_gate_s_csamul_cla24_and3_6(.a(a[3]), .b(b[6]), .out(s_csamul_cla24_and3_6)); fa fa_s_csamul_cla24_fa3_6_out(.a(s_csamul_cla24_and3_6[0]), .b(s_csamul_cla24_fa4_5_xor1[0]), .cin(s_csamul_cla24_fa3_5_or0[0]), .fa_xor1(s_csamul_cla24_fa3_6_xor1), .fa_or0(s_csamul_cla24_fa3_6_or0)); and_gate and_gate_s_csamul_cla24_and4_6(.a(a[4]), .b(b[6]), .out(s_csamul_cla24_and4_6)); fa fa_s_csamul_cla24_fa4_6_out(.a(s_csamul_cla24_and4_6[0]), .b(s_csamul_cla24_fa5_5_xor1[0]), .cin(s_csamul_cla24_fa4_5_or0[0]), .fa_xor1(s_csamul_cla24_fa4_6_xor1), .fa_or0(s_csamul_cla24_fa4_6_or0)); and_gate and_gate_s_csamul_cla24_and5_6(.a(a[5]), .b(b[6]), .out(s_csamul_cla24_and5_6)); fa fa_s_csamul_cla24_fa5_6_out(.a(s_csamul_cla24_and5_6[0]), .b(s_csamul_cla24_fa6_5_xor1[0]), .cin(s_csamul_cla24_fa5_5_or0[0]), .fa_xor1(s_csamul_cla24_fa5_6_xor1), .fa_or0(s_csamul_cla24_fa5_6_or0)); and_gate and_gate_s_csamul_cla24_and6_6(.a(a[6]), .b(b[6]), .out(s_csamul_cla24_and6_6)); fa fa_s_csamul_cla24_fa6_6_out(.a(s_csamul_cla24_and6_6[0]), .b(s_csamul_cla24_fa7_5_xor1[0]), .cin(s_csamul_cla24_fa6_5_or0[0]), .fa_xor1(s_csamul_cla24_fa6_6_xor1), .fa_or0(s_csamul_cla24_fa6_6_or0)); and_gate and_gate_s_csamul_cla24_and7_6(.a(a[7]), .b(b[6]), .out(s_csamul_cla24_and7_6)); fa fa_s_csamul_cla24_fa7_6_out(.a(s_csamul_cla24_and7_6[0]), .b(s_csamul_cla24_fa8_5_xor1[0]), .cin(s_csamul_cla24_fa7_5_or0[0]), .fa_xor1(s_csamul_cla24_fa7_6_xor1), .fa_or0(s_csamul_cla24_fa7_6_or0)); and_gate and_gate_s_csamul_cla24_and8_6(.a(a[8]), .b(b[6]), .out(s_csamul_cla24_and8_6)); fa fa_s_csamul_cla24_fa8_6_out(.a(s_csamul_cla24_and8_6[0]), .b(s_csamul_cla24_fa9_5_xor1[0]), .cin(s_csamul_cla24_fa8_5_or0[0]), .fa_xor1(s_csamul_cla24_fa8_6_xor1), .fa_or0(s_csamul_cla24_fa8_6_or0)); and_gate and_gate_s_csamul_cla24_and9_6(.a(a[9]), .b(b[6]), .out(s_csamul_cla24_and9_6)); fa fa_s_csamul_cla24_fa9_6_out(.a(s_csamul_cla24_and9_6[0]), .b(s_csamul_cla24_fa10_5_xor1[0]), .cin(s_csamul_cla24_fa9_5_or0[0]), .fa_xor1(s_csamul_cla24_fa9_6_xor1), .fa_or0(s_csamul_cla24_fa9_6_or0)); and_gate and_gate_s_csamul_cla24_and10_6(.a(a[10]), .b(b[6]), .out(s_csamul_cla24_and10_6)); fa fa_s_csamul_cla24_fa10_6_out(.a(s_csamul_cla24_and10_6[0]), .b(s_csamul_cla24_fa11_5_xor1[0]), .cin(s_csamul_cla24_fa10_5_or0[0]), .fa_xor1(s_csamul_cla24_fa10_6_xor1), .fa_or0(s_csamul_cla24_fa10_6_or0)); and_gate and_gate_s_csamul_cla24_and11_6(.a(a[11]), .b(b[6]), .out(s_csamul_cla24_and11_6)); fa fa_s_csamul_cla24_fa11_6_out(.a(s_csamul_cla24_and11_6[0]), .b(s_csamul_cla24_fa12_5_xor1[0]), .cin(s_csamul_cla24_fa11_5_or0[0]), .fa_xor1(s_csamul_cla24_fa11_6_xor1), .fa_or0(s_csamul_cla24_fa11_6_or0)); and_gate and_gate_s_csamul_cla24_and12_6(.a(a[12]), .b(b[6]), .out(s_csamul_cla24_and12_6)); fa fa_s_csamul_cla24_fa12_6_out(.a(s_csamul_cla24_and12_6[0]), .b(s_csamul_cla24_fa13_5_xor1[0]), .cin(s_csamul_cla24_fa12_5_or0[0]), .fa_xor1(s_csamul_cla24_fa12_6_xor1), .fa_or0(s_csamul_cla24_fa12_6_or0)); and_gate and_gate_s_csamul_cla24_and13_6(.a(a[13]), .b(b[6]), .out(s_csamul_cla24_and13_6)); fa fa_s_csamul_cla24_fa13_6_out(.a(s_csamul_cla24_and13_6[0]), .b(s_csamul_cla24_fa14_5_xor1[0]), .cin(s_csamul_cla24_fa13_5_or0[0]), .fa_xor1(s_csamul_cla24_fa13_6_xor1), .fa_or0(s_csamul_cla24_fa13_6_or0)); and_gate and_gate_s_csamul_cla24_and14_6(.a(a[14]), .b(b[6]), .out(s_csamul_cla24_and14_6)); fa fa_s_csamul_cla24_fa14_6_out(.a(s_csamul_cla24_and14_6[0]), .b(s_csamul_cla24_fa15_5_xor1[0]), .cin(s_csamul_cla24_fa14_5_or0[0]), .fa_xor1(s_csamul_cla24_fa14_6_xor1), .fa_or0(s_csamul_cla24_fa14_6_or0)); and_gate and_gate_s_csamul_cla24_and15_6(.a(a[15]), .b(b[6]), .out(s_csamul_cla24_and15_6)); fa fa_s_csamul_cla24_fa15_6_out(.a(s_csamul_cla24_and15_6[0]), .b(s_csamul_cla24_fa16_5_xor1[0]), .cin(s_csamul_cla24_fa15_5_or0[0]), .fa_xor1(s_csamul_cla24_fa15_6_xor1), .fa_or0(s_csamul_cla24_fa15_6_or0)); and_gate and_gate_s_csamul_cla24_and16_6(.a(a[16]), .b(b[6]), .out(s_csamul_cla24_and16_6)); fa fa_s_csamul_cla24_fa16_6_out(.a(s_csamul_cla24_and16_6[0]), .b(s_csamul_cla24_fa17_5_xor1[0]), .cin(s_csamul_cla24_fa16_5_or0[0]), .fa_xor1(s_csamul_cla24_fa16_6_xor1), .fa_or0(s_csamul_cla24_fa16_6_or0)); and_gate and_gate_s_csamul_cla24_and17_6(.a(a[17]), .b(b[6]), .out(s_csamul_cla24_and17_6)); fa fa_s_csamul_cla24_fa17_6_out(.a(s_csamul_cla24_and17_6[0]), .b(s_csamul_cla24_fa18_5_xor1[0]), .cin(s_csamul_cla24_fa17_5_or0[0]), .fa_xor1(s_csamul_cla24_fa17_6_xor1), .fa_or0(s_csamul_cla24_fa17_6_or0)); and_gate and_gate_s_csamul_cla24_and18_6(.a(a[18]), .b(b[6]), .out(s_csamul_cla24_and18_6)); fa fa_s_csamul_cla24_fa18_6_out(.a(s_csamul_cla24_and18_6[0]), .b(s_csamul_cla24_fa19_5_xor1[0]), .cin(s_csamul_cla24_fa18_5_or0[0]), .fa_xor1(s_csamul_cla24_fa18_6_xor1), .fa_or0(s_csamul_cla24_fa18_6_or0)); and_gate and_gate_s_csamul_cla24_and19_6(.a(a[19]), .b(b[6]), .out(s_csamul_cla24_and19_6)); fa fa_s_csamul_cla24_fa19_6_out(.a(s_csamul_cla24_and19_6[0]), .b(s_csamul_cla24_fa20_5_xor1[0]), .cin(s_csamul_cla24_fa19_5_or0[0]), .fa_xor1(s_csamul_cla24_fa19_6_xor1), .fa_or0(s_csamul_cla24_fa19_6_or0)); and_gate and_gate_s_csamul_cla24_and20_6(.a(a[20]), .b(b[6]), .out(s_csamul_cla24_and20_6)); fa fa_s_csamul_cla24_fa20_6_out(.a(s_csamul_cla24_and20_6[0]), .b(s_csamul_cla24_fa21_5_xor1[0]), .cin(s_csamul_cla24_fa20_5_or0[0]), .fa_xor1(s_csamul_cla24_fa20_6_xor1), .fa_or0(s_csamul_cla24_fa20_6_or0)); and_gate and_gate_s_csamul_cla24_and21_6(.a(a[21]), .b(b[6]), .out(s_csamul_cla24_and21_6)); fa fa_s_csamul_cla24_fa21_6_out(.a(s_csamul_cla24_and21_6[0]), .b(s_csamul_cla24_fa22_5_xor1[0]), .cin(s_csamul_cla24_fa21_5_or0[0]), .fa_xor1(s_csamul_cla24_fa21_6_xor1), .fa_or0(s_csamul_cla24_fa21_6_or0)); and_gate and_gate_s_csamul_cla24_and22_6(.a(a[22]), .b(b[6]), .out(s_csamul_cla24_and22_6)); fa fa_s_csamul_cla24_fa22_6_out(.a(s_csamul_cla24_and22_6[0]), .b(s_csamul_cla24_ha23_5_xor0[0]), .cin(s_csamul_cla24_fa22_5_or0[0]), .fa_xor1(s_csamul_cla24_fa22_6_xor1), .fa_or0(s_csamul_cla24_fa22_6_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_6(.a(a[23]), .b(b[6]), .out(s_csamul_cla24_nand23_6)); ha ha_s_csamul_cla24_ha23_6_out(.a(s_csamul_cla24_nand23_6[0]), .b(s_csamul_cla24_ha23_5_and0[0]), .ha_xor0(s_csamul_cla24_ha23_6_xor0), .ha_and0(s_csamul_cla24_ha23_6_and0)); and_gate and_gate_s_csamul_cla24_and0_7(.a(a[0]), .b(b[7]), .out(s_csamul_cla24_and0_7)); fa fa_s_csamul_cla24_fa0_7_out(.a(s_csamul_cla24_and0_7[0]), .b(s_csamul_cla24_fa1_6_xor1[0]), .cin(s_csamul_cla24_fa0_6_or0[0]), .fa_xor1(s_csamul_cla24_fa0_7_xor1), .fa_or0(s_csamul_cla24_fa0_7_or0)); and_gate and_gate_s_csamul_cla24_and1_7(.a(a[1]), .b(b[7]), .out(s_csamul_cla24_and1_7)); fa fa_s_csamul_cla24_fa1_7_out(.a(s_csamul_cla24_and1_7[0]), .b(s_csamul_cla24_fa2_6_xor1[0]), .cin(s_csamul_cla24_fa1_6_or0[0]), .fa_xor1(s_csamul_cla24_fa1_7_xor1), .fa_or0(s_csamul_cla24_fa1_7_or0)); and_gate and_gate_s_csamul_cla24_and2_7(.a(a[2]), .b(b[7]), .out(s_csamul_cla24_and2_7)); fa fa_s_csamul_cla24_fa2_7_out(.a(s_csamul_cla24_and2_7[0]), .b(s_csamul_cla24_fa3_6_xor1[0]), .cin(s_csamul_cla24_fa2_6_or0[0]), .fa_xor1(s_csamul_cla24_fa2_7_xor1), .fa_or0(s_csamul_cla24_fa2_7_or0)); and_gate and_gate_s_csamul_cla24_and3_7(.a(a[3]), .b(b[7]), .out(s_csamul_cla24_and3_7)); fa fa_s_csamul_cla24_fa3_7_out(.a(s_csamul_cla24_and3_7[0]), .b(s_csamul_cla24_fa4_6_xor1[0]), .cin(s_csamul_cla24_fa3_6_or0[0]), .fa_xor1(s_csamul_cla24_fa3_7_xor1), .fa_or0(s_csamul_cla24_fa3_7_or0)); and_gate and_gate_s_csamul_cla24_and4_7(.a(a[4]), .b(b[7]), .out(s_csamul_cla24_and4_7)); fa fa_s_csamul_cla24_fa4_7_out(.a(s_csamul_cla24_and4_7[0]), .b(s_csamul_cla24_fa5_6_xor1[0]), .cin(s_csamul_cla24_fa4_6_or0[0]), .fa_xor1(s_csamul_cla24_fa4_7_xor1), .fa_or0(s_csamul_cla24_fa4_7_or0)); and_gate and_gate_s_csamul_cla24_and5_7(.a(a[5]), .b(b[7]), .out(s_csamul_cla24_and5_7)); fa fa_s_csamul_cla24_fa5_7_out(.a(s_csamul_cla24_and5_7[0]), .b(s_csamul_cla24_fa6_6_xor1[0]), .cin(s_csamul_cla24_fa5_6_or0[0]), .fa_xor1(s_csamul_cla24_fa5_7_xor1), .fa_or0(s_csamul_cla24_fa5_7_or0)); and_gate and_gate_s_csamul_cla24_and6_7(.a(a[6]), .b(b[7]), .out(s_csamul_cla24_and6_7)); fa fa_s_csamul_cla24_fa6_7_out(.a(s_csamul_cla24_and6_7[0]), .b(s_csamul_cla24_fa7_6_xor1[0]), .cin(s_csamul_cla24_fa6_6_or0[0]), .fa_xor1(s_csamul_cla24_fa6_7_xor1), .fa_or0(s_csamul_cla24_fa6_7_or0)); and_gate and_gate_s_csamul_cla24_and7_7(.a(a[7]), .b(b[7]), .out(s_csamul_cla24_and7_7)); fa fa_s_csamul_cla24_fa7_7_out(.a(s_csamul_cla24_and7_7[0]), .b(s_csamul_cla24_fa8_6_xor1[0]), .cin(s_csamul_cla24_fa7_6_or0[0]), .fa_xor1(s_csamul_cla24_fa7_7_xor1), .fa_or0(s_csamul_cla24_fa7_7_or0)); and_gate and_gate_s_csamul_cla24_and8_7(.a(a[8]), .b(b[7]), .out(s_csamul_cla24_and8_7)); fa fa_s_csamul_cla24_fa8_7_out(.a(s_csamul_cla24_and8_7[0]), .b(s_csamul_cla24_fa9_6_xor1[0]), .cin(s_csamul_cla24_fa8_6_or0[0]), .fa_xor1(s_csamul_cla24_fa8_7_xor1), .fa_or0(s_csamul_cla24_fa8_7_or0)); and_gate and_gate_s_csamul_cla24_and9_7(.a(a[9]), .b(b[7]), .out(s_csamul_cla24_and9_7)); fa fa_s_csamul_cla24_fa9_7_out(.a(s_csamul_cla24_and9_7[0]), .b(s_csamul_cla24_fa10_6_xor1[0]), .cin(s_csamul_cla24_fa9_6_or0[0]), .fa_xor1(s_csamul_cla24_fa9_7_xor1), .fa_or0(s_csamul_cla24_fa9_7_or0)); and_gate and_gate_s_csamul_cla24_and10_7(.a(a[10]), .b(b[7]), .out(s_csamul_cla24_and10_7)); fa fa_s_csamul_cla24_fa10_7_out(.a(s_csamul_cla24_and10_7[0]), .b(s_csamul_cla24_fa11_6_xor1[0]), .cin(s_csamul_cla24_fa10_6_or0[0]), .fa_xor1(s_csamul_cla24_fa10_7_xor1), .fa_or0(s_csamul_cla24_fa10_7_or0)); and_gate and_gate_s_csamul_cla24_and11_7(.a(a[11]), .b(b[7]), .out(s_csamul_cla24_and11_7)); fa fa_s_csamul_cla24_fa11_7_out(.a(s_csamul_cla24_and11_7[0]), .b(s_csamul_cla24_fa12_6_xor1[0]), .cin(s_csamul_cla24_fa11_6_or0[0]), .fa_xor1(s_csamul_cla24_fa11_7_xor1), .fa_or0(s_csamul_cla24_fa11_7_or0)); and_gate and_gate_s_csamul_cla24_and12_7(.a(a[12]), .b(b[7]), .out(s_csamul_cla24_and12_7)); fa fa_s_csamul_cla24_fa12_7_out(.a(s_csamul_cla24_and12_7[0]), .b(s_csamul_cla24_fa13_6_xor1[0]), .cin(s_csamul_cla24_fa12_6_or0[0]), .fa_xor1(s_csamul_cla24_fa12_7_xor1), .fa_or0(s_csamul_cla24_fa12_7_or0)); and_gate and_gate_s_csamul_cla24_and13_7(.a(a[13]), .b(b[7]), .out(s_csamul_cla24_and13_7)); fa fa_s_csamul_cla24_fa13_7_out(.a(s_csamul_cla24_and13_7[0]), .b(s_csamul_cla24_fa14_6_xor1[0]), .cin(s_csamul_cla24_fa13_6_or0[0]), .fa_xor1(s_csamul_cla24_fa13_7_xor1), .fa_or0(s_csamul_cla24_fa13_7_or0)); and_gate and_gate_s_csamul_cla24_and14_7(.a(a[14]), .b(b[7]), .out(s_csamul_cla24_and14_7)); fa fa_s_csamul_cla24_fa14_7_out(.a(s_csamul_cla24_and14_7[0]), .b(s_csamul_cla24_fa15_6_xor1[0]), .cin(s_csamul_cla24_fa14_6_or0[0]), .fa_xor1(s_csamul_cla24_fa14_7_xor1), .fa_or0(s_csamul_cla24_fa14_7_or0)); and_gate and_gate_s_csamul_cla24_and15_7(.a(a[15]), .b(b[7]), .out(s_csamul_cla24_and15_7)); fa fa_s_csamul_cla24_fa15_7_out(.a(s_csamul_cla24_and15_7[0]), .b(s_csamul_cla24_fa16_6_xor1[0]), .cin(s_csamul_cla24_fa15_6_or0[0]), .fa_xor1(s_csamul_cla24_fa15_7_xor1), .fa_or0(s_csamul_cla24_fa15_7_or0)); and_gate and_gate_s_csamul_cla24_and16_7(.a(a[16]), .b(b[7]), .out(s_csamul_cla24_and16_7)); fa fa_s_csamul_cla24_fa16_7_out(.a(s_csamul_cla24_and16_7[0]), .b(s_csamul_cla24_fa17_6_xor1[0]), .cin(s_csamul_cla24_fa16_6_or0[0]), .fa_xor1(s_csamul_cla24_fa16_7_xor1), .fa_or0(s_csamul_cla24_fa16_7_or0)); and_gate and_gate_s_csamul_cla24_and17_7(.a(a[17]), .b(b[7]), .out(s_csamul_cla24_and17_7)); fa fa_s_csamul_cla24_fa17_7_out(.a(s_csamul_cla24_and17_7[0]), .b(s_csamul_cla24_fa18_6_xor1[0]), .cin(s_csamul_cla24_fa17_6_or0[0]), .fa_xor1(s_csamul_cla24_fa17_7_xor1), .fa_or0(s_csamul_cla24_fa17_7_or0)); and_gate and_gate_s_csamul_cla24_and18_7(.a(a[18]), .b(b[7]), .out(s_csamul_cla24_and18_7)); fa fa_s_csamul_cla24_fa18_7_out(.a(s_csamul_cla24_and18_7[0]), .b(s_csamul_cla24_fa19_6_xor1[0]), .cin(s_csamul_cla24_fa18_6_or0[0]), .fa_xor1(s_csamul_cla24_fa18_7_xor1), .fa_or0(s_csamul_cla24_fa18_7_or0)); and_gate and_gate_s_csamul_cla24_and19_7(.a(a[19]), .b(b[7]), .out(s_csamul_cla24_and19_7)); fa fa_s_csamul_cla24_fa19_7_out(.a(s_csamul_cla24_and19_7[0]), .b(s_csamul_cla24_fa20_6_xor1[0]), .cin(s_csamul_cla24_fa19_6_or0[0]), .fa_xor1(s_csamul_cla24_fa19_7_xor1), .fa_or0(s_csamul_cla24_fa19_7_or0)); and_gate and_gate_s_csamul_cla24_and20_7(.a(a[20]), .b(b[7]), .out(s_csamul_cla24_and20_7)); fa fa_s_csamul_cla24_fa20_7_out(.a(s_csamul_cla24_and20_7[0]), .b(s_csamul_cla24_fa21_6_xor1[0]), .cin(s_csamul_cla24_fa20_6_or0[0]), .fa_xor1(s_csamul_cla24_fa20_7_xor1), .fa_or0(s_csamul_cla24_fa20_7_or0)); and_gate and_gate_s_csamul_cla24_and21_7(.a(a[21]), .b(b[7]), .out(s_csamul_cla24_and21_7)); fa fa_s_csamul_cla24_fa21_7_out(.a(s_csamul_cla24_and21_7[0]), .b(s_csamul_cla24_fa22_6_xor1[0]), .cin(s_csamul_cla24_fa21_6_or0[0]), .fa_xor1(s_csamul_cla24_fa21_7_xor1), .fa_or0(s_csamul_cla24_fa21_7_or0)); and_gate and_gate_s_csamul_cla24_and22_7(.a(a[22]), .b(b[7]), .out(s_csamul_cla24_and22_7)); fa fa_s_csamul_cla24_fa22_7_out(.a(s_csamul_cla24_and22_7[0]), .b(s_csamul_cla24_ha23_6_xor0[0]), .cin(s_csamul_cla24_fa22_6_or0[0]), .fa_xor1(s_csamul_cla24_fa22_7_xor1), .fa_or0(s_csamul_cla24_fa22_7_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_7(.a(a[23]), .b(b[7]), .out(s_csamul_cla24_nand23_7)); ha ha_s_csamul_cla24_ha23_7_out(.a(s_csamul_cla24_nand23_7[0]), .b(s_csamul_cla24_ha23_6_and0[0]), .ha_xor0(s_csamul_cla24_ha23_7_xor0), .ha_and0(s_csamul_cla24_ha23_7_and0)); and_gate and_gate_s_csamul_cla24_and0_8(.a(a[0]), .b(b[8]), .out(s_csamul_cla24_and0_8)); fa fa_s_csamul_cla24_fa0_8_out(.a(s_csamul_cla24_and0_8[0]), .b(s_csamul_cla24_fa1_7_xor1[0]), .cin(s_csamul_cla24_fa0_7_or0[0]), .fa_xor1(s_csamul_cla24_fa0_8_xor1), .fa_or0(s_csamul_cla24_fa0_8_or0)); and_gate and_gate_s_csamul_cla24_and1_8(.a(a[1]), .b(b[8]), .out(s_csamul_cla24_and1_8)); fa fa_s_csamul_cla24_fa1_8_out(.a(s_csamul_cla24_and1_8[0]), .b(s_csamul_cla24_fa2_7_xor1[0]), .cin(s_csamul_cla24_fa1_7_or0[0]), .fa_xor1(s_csamul_cla24_fa1_8_xor1), .fa_or0(s_csamul_cla24_fa1_8_or0)); and_gate and_gate_s_csamul_cla24_and2_8(.a(a[2]), .b(b[8]), .out(s_csamul_cla24_and2_8)); fa fa_s_csamul_cla24_fa2_8_out(.a(s_csamul_cla24_and2_8[0]), .b(s_csamul_cla24_fa3_7_xor1[0]), .cin(s_csamul_cla24_fa2_7_or0[0]), .fa_xor1(s_csamul_cla24_fa2_8_xor1), .fa_or0(s_csamul_cla24_fa2_8_or0)); and_gate and_gate_s_csamul_cla24_and3_8(.a(a[3]), .b(b[8]), .out(s_csamul_cla24_and3_8)); fa fa_s_csamul_cla24_fa3_8_out(.a(s_csamul_cla24_and3_8[0]), .b(s_csamul_cla24_fa4_7_xor1[0]), .cin(s_csamul_cla24_fa3_7_or0[0]), .fa_xor1(s_csamul_cla24_fa3_8_xor1), .fa_or0(s_csamul_cla24_fa3_8_or0)); and_gate and_gate_s_csamul_cla24_and4_8(.a(a[4]), .b(b[8]), .out(s_csamul_cla24_and4_8)); fa fa_s_csamul_cla24_fa4_8_out(.a(s_csamul_cla24_and4_8[0]), .b(s_csamul_cla24_fa5_7_xor1[0]), .cin(s_csamul_cla24_fa4_7_or0[0]), .fa_xor1(s_csamul_cla24_fa4_8_xor1), .fa_or0(s_csamul_cla24_fa4_8_or0)); and_gate and_gate_s_csamul_cla24_and5_8(.a(a[5]), .b(b[8]), .out(s_csamul_cla24_and5_8)); fa fa_s_csamul_cla24_fa5_8_out(.a(s_csamul_cla24_and5_8[0]), .b(s_csamul_cla24_fa6_7_xor1[0]), .cin(s_csamul_cla24_fa5_7_or0[0]), .fa_xor1(s_csamul_cla24_fa5_8_xor1), .fa_or0(s_csamul_cla24_fa5_8_or0)); and_gate and_gate_s_csamul_cla24_and6_8(.a(a[6]), .b(b[8]), .out(s_csamul_cla24_and6_8)); fa fa_s_csamul_cla24_fa6_8_out(.a(s_csamul_cla24_and6_8[0]), .b(s_csamul_cla24_fa7_7_xor1[0]), .cin(s_csamul_cla24_fa6_7_or0[0]), .fa_xor1(s_csamul_cla24_fa6_8_xor1), .fa_or0(s_csamul_cla24_fa6_8_or0)); and_gate and_gate_s_csamul_cla24_and7_8(.a(a[7]), .b(b[8]), .out(s_csamul_cla24_and7_8)); fa fa_s_csamul_cla24_fa7_8_out(.a(s_csamul_cla24_and7_8[0]), .b(s_csamul_cla24_fa8_7_xor1[0]), .cin(s_csamul_cla24_fa7_7_or0[0]), .fa_xor1(s_csamul_cla24_fa7_8_xor1), .fa_or0(s_csamul_cla24_fa7_8_or0)); and_gate and_gate_s_csamul_cla24_and8_8(.a(a[8]), .b(b[8]), .out(s_csamul_cla24_and8_8)); fa fa_s_csamul_cla24_fa8_8_out(.a(s_csamul_cla24_and8_8[0]), .b(s_csamul_cla24_fa9_7_xor1[0]), .cin(s_csamul_cla24_fa8_7_or0[0]), .fa_xor1(s_csamul_cla24_fa8_8_xor1), .fa_or0(s_csamul_cla24_fa8_8_or0)); and_gate and_gate_s_csamul_cla24_and9_8(.a(a[9]), .b(b[8]), .out(s_csamul_cla24_and9_8)); fa fa_s_csamul_cla24_fa9_8_out(.a(s_csamul_cla24_and9_8[0]), .b(s_csamul_cla24_fa10_7_xor1[0]), .cin(s_csamul_cla24_fa9_7_or0[0]), .fa_xor1(s_csamul_cla24_fa9_8_xor1), .fa_or0(s_csamul_cla24_fa9_8_or0)); and_gate and_gate_s_csamul_cla24_and10_8(.a(a[10]), .b(b[8]), .out(s_csamul_cla24_and10_8)); fa fa_s_csamul_cla24_fa10_8_out(.a(s_csamul_cla24_and10_8[0]), .b(s_csamul_cla24_fa11_7_xor1[0]), .cin(s_csamul_cla24_fa10_7_or0[0]), .fa_xor1(s_csamul_cla24_fa10_8_xor1), .fa_or0(s_csamul_cla24_fa10_8_or0)); and_gate and_gate_s_csamul_cla24_and11_8(.a(a[11]), .b(b[8]), .out(s_csamul_cla24_and11_8)); fa fa_s_csamul_cla24_fa11_8_out(.a(s_csamul_cla24_and11_8[0]), .b(s_csamul_cla24_fa12_7_xor1[0]), .cin(s_csamul_cla24_fa11_7_or0[0]), .fa_xor1(s_csamul_cla24_fa11_8_xor1), .fa_or0(s_csamul_cla24_fa11_8_or0)); and_gate and_gate_s_csamul_cla24_and12_8(.a(a[12]), .b(b[8]), .out(s_csamul_cla24_and12_8)); fa fa_s_csamul_cla24_fa12_8_out(.a(s_csamul_cla24_and12_8[0]), .b(s_csamul_cla24_fa13_7_xor1[0]), .cin(s_csamul_cla24_fa12_7_or0[0]), .fa_xor1(s_csamul_cla24_fa12_8_xor1), .fa_or0(s_csamul_cla24_fa12_8_or0)); and_gate and_gate_s_csamul_cla24_and13_8(.a(a[13]), .b(b[8]), .out(s_csamul_cla24_and13_8)); fa fa_s_csamul_cla24_fa13_8_out(.a(s_csamul_cla24_and13_8[0]), .b(s_csamul_cla24_fa14_7_xor1[0]), .cin(s_csamul_cla24_fa13_7_or0[0]), .fa_xor1(s_csamul_cla24_fa13_8_xor1), .fa_or0(s_csamul_cla24_fa13_8_or0)); and_gate and_gate_s_csamul_cla24_and14_8(.a(a[14]), .b(b[8]), .out(s_csamul_cla24_and14_8)); fa fa_s_csamul_cla24_fa14_8_out(.a(s_csamul_cla24_and14_8[0]), .b(s_csamul_cla24_fa15_7_xor1[0]), .cin(s_csamul_cla24_fa14_7_or0[0]), .fa_xor1(s_csamul_cla24_fa14_8_xor1), .fa_or0(s_csamul_cla24_fa14_8_or0)); and_gate and_gate_s_csamul_cla24_and15_8(.a(a[15]), .b(b[8]), .out(s_csamul_cla24_and15_8)); fa fa_s_csamul_cla24_fa15_8_out(.a(s_csamul_cla24_and15_8[0]), .b(s_csamul_cla24_fa16_7_xor1[0]), .cin(s_csamul_cla24_fa15_7_or0[0]), .fa_xor1(s_csamul_cla24_fa15_8_xor1), .fa_or0(s_csamul_cla24_fa15_8_or0)); and_gate and_gate_s_csamul_cla24_and16_8(.a(a[16]), .b(b[8]), .out(s_csamul_cla24_and16_8)); fa fa_s_csamul_cla24_fa16_8_out(.a(s_csamul_cla24_and16_8[0]), .b(s_csamul_cla24_fa17_7_xor1[0]), .cin(s_csamul_cla24_fa16_7_or0[0]), .fa_xor1(s_csamul_cla24_fa16_8_xor1), .fa_or0(s_csamul_cla24_fa16_8_or0)); and_gate and_gate_s_csamul_cla24_and17_8(.a(a[17]), .b(b[8]), .out(s_csamul_cla24_and17_8)); fa fa_s_csamul_cla24_fa17_8_out(.a(s_csamul_cla24_and17_8[0]), .b(s_csamul_cla24_fa18_7_xor1[0]), .cin(s_csamul_cla24_fa17_7_or0[0]), .fa_xor1(s_csamul_cla24_fa17_8_xor1), .fa_or0(s_csamul_cla24_fa17_8_or0)); and_gate and_gate_s_csamul_cla24_and18_8(.a(a[18]), .b(b[8]), .out(s_csamul_cla24_and18_8)); fa fa_s_csamul_cla24_fa18_8_out(.a(s_csamul_cla24_and18_8[0]), .b(s_csamul_cla24_fa19_7_xor1[0]), .cin(s_csamul_cla24_fa18_7_or0[0]), .fa_xor1(s_csamul_cla24_fa18_8_xor1), .fa_or0(s_csamul_cla24_fa18_8_or0)); and_gate and_gate_s_csamul_cla24_and19_8(.a(a[19]), .b(b[8]), .out(s_csamul_cla24_and19_8)); fa fa_s_csamul_cla24_fa19_8_out(.a(s_csamul_cla24_and19_8[0]), .b(s_csamul_cla24_fa20_7_xor1[0]), .cin(s_csamul_cla24_fa19_7_or0[0]), .fa_xor1(s_csamul_cla24_fa19_8_xor1), .fa_or0(s_csamul_cla24_fa19_8_or0)); and_gate and_gate_s_csamul_cla24_and20_8(.a(a[20]), .b(b[8]), .out(s_csamul_cla24_and20_8)); fa fa_s_csamul_cla24_fa20_8_out(.a(s_csamul_cla24_and20_8[0]), .b(s_csamul_cla24_fa21_7_xor1[0]), .cin(s_csamul_cla24_fa20_7_or0[0]), .fa_xor1(s_csamul_cla24_fa20_8_xor1), .fa_or0(s_csamul_cla24_fa20_8_or0)); and_gate and_gate_s_csamul_cla24_and21_8(.a(a[21]), .b(b[8]), .out(s_csamul_cla24_and21_8)); fa fa_s_csamul_cla24_fa21_8_out(.a(s_csamul_cla24_and21_8[0]), .b(s_csamul_cla24_fa22_7_xor1[0]), .cin(s_csamul_cla24_fa21_7_or0[0]), .fa_xor1(s_csamul_cla24_fa21_8_xor1), .fa_or0(s_csamul_cla24_fa21_8_or0)); and_gate and_gate_s_csamul_cla24_and22_8(.a(a[22]), .b(b[8]), .out(s_csamul_cla24_and22_8)); fa fa_s_csamul_cla24_fa22_8_out(.a(s_csamul_cla24_and22_8[0]), .b(s_csamul_cla24_ha23_7_xor0[0]), .cin(s_csamul_cla24_fa22_7_or0[0]), .fa_xor1(s_csamul_cla24_fa22_8_xor1), .fa_or0(s_csamul_cla24_fa22_8_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_8(.a(a[23]), .b(b[8]), .out(s_csamul_cla24_nand23_8)); ha ha_s_csamul_cla24_ha23_8_out(.a(s_csamul_cla24_nand23_8[0]), .b(s_csamul_cla24_ha23_7_and0[0]), .ha_xor0(s_csamul_cla24_ha23_8_xor0), .ha_and0(s_csamul_cla24_ha23_8_and0)); and_gate and_gate_s_csamul_cla24_and0_9(.a(a[0]), .b(b[9]), .out(s_csamul_cla24_and0_9)); fa fa_s_csamul_cla24_fa0_9_out(.a(s_csamul_cla24_and0_9[0]), .b(s_csamul_cla24_fa1_8_xor1[0]), .cin(s_csamul_cla24_fa0_8_or0[0]), .fa_xor1(s_csamul_cla24_fa0_9_xor1), .fa_or0(s_csamul_cla24_fa0_9_or0)); and_gate and_gate_s_csamul_cla24_and1_9(.a(a[1]), .b(b[9]), .out(s_csamul_cla24_and1_9)); fa fa_s_csamul_cla24_fa1_9_out(.a(s_csamul_cla24_and1_9[0]), .b(s_csamul_cla24_fa2_8_xor1[0]), .cin(s_csamul_cla24_fa1_8_or0[0]), .fa_xor1(s_csamul_cla24_fa1_9_xor1), .fa_or0(s_csamul_cla24_fa1_9_or0)); and_gate and_gate_s_csamul_cla24_and2_9(.a(a[2]), .b(b[9]), .out(s_csamul_cla24_and2_9)); fa fa_s_csamul_cla24_fa2_9_out(.a(s_csamul_cla24_and2_9[0]), .b(s_csamul_cla24_fa3_8_xor1[0]), .cin(s_csamul_cla24_fa2_8_or0[0]), .fa_xor1(s_csamul_cla24_fa2_9_xor1), .fa_or0(s_csamul_cla24_fa2_9_or0)); and_gate and_gate_s_csamul_cla24_and3_9(.a(a[3]), .b(b[9]), .out(s_csamul_cla24_and3_9)); fa fa_s_csamul_cla24_fa3_9_out(.a(s_csamul_cla24_and3_9[0]), .b(s_csamul_cla24_fa4_8_xor1[0]), .cin(s_csamul_cla24_fa3_8_or0[0]), .fa_xor1(s_csamul_cla24_fa3_9_xor1), .fa_or0(s_csamul_cla24_fa3_9_or0)); and_gate and_gate_s_csamul_cla24_and4_9(.a(a[4]), .b(b[9]), .out(s_csamul_cla24_and4_9)); fa fa_s_csamul_cla24_fa4_9_out(.a(s_csamul_cla24_and4_9[0]), .b(s_csamul_cla24_fa5_8_xor1[0]), .cin(s_csamul_cla24_fa4_8_or0[0]), .fa_xor1(s_csamul_cla24_fa4_9_xor1), .fa_or0(s_csamul_cla24_fa4_9_or0)); and_gate and_gate_s_csamul_cla24_and5_9(.a(a[5]), .b(b[9]), .out(s_csamul_cla24_and5_9)); fa fa_s_csamul_cla24_fa5_9_out(.a(s_csamul_cla24_and5_9[0]), .b(s_csamul_cla24_fa6_8_xor1[0]), .cin(s_csamul_cla24_fa5_8_or0[0]), .fa_xor1(s_csamul_cla24_fa5_9_xor1), .fa_or0(s_csamul_cla24_fa5_9_or0)); and_gate and_gate_s_csamul_cla24_and6_9(.a(a[6]), .b(b[9]), .out(s_csamul_cla24_and6_9)); fa fa_s_csamul_cla24_fa6_9_out(.a(s_csamul_cla24_and6_9[0]), .b(s_csamul_cla24_fa7_8_xor1[0]), .cin(s_csamul_cla24_fa6_8_or0[0]), .fa_xor1(s_csamul_cla24_fa6_9_xor1), .fa_or0(s_csamul_cla24_fa6_9_or0)); and_gate and_gate_s_csamul_cla24_and7_9(.a(a[7]), .b(b[9]), .out(s_csamul_cla24_and7_9)); fa fa_s_csamul_cla24_fa7_9_out(.a(s_csamul_cla24_and7_9[0]), .b(s_csamul_cla24_fa8_8_xor1[0]), .cin(s_csamul_cla24_fa7_8_or0[0]), .fa_xor1(s_csamul_cla24_fa7_9_xor1), .fa_or0(s_csamul_cla24_fa7_9_or0)); and_gate and_gate_s_csamul_cla24_and8_9(.a(a[8]), .b(b[9]), .out(s_csamul_cla24_and8_9)); fa fa_s_csamul_cla24_fa8_9_out(.a(s_csamul_cla24_and8_9[0]), .b(s_csamul_cla24_fa9_8_xor1[0]), .cin(s_csamul_cla24_fa8_8_or0[0]), .fa_xor1(s_csamul_cla24_fa8_9_xor1), .fa_or0(s_csamul_cla24_fa8_9_or0)); and_gate and_gate_s_csamul_cla24_and9_9(.a(a[9]), .b(b[9]), .out(s_csamul_cla24_and9_9)); fa fa_s_csamul_cla24_fa9_9_out(.a(s_csamul_cla24_and9_9[0]), .b(s_csamul_cla24_fa10_8_xor1[0]), .cin(s_csamul_cla24_fa9_8_or0[0]), .fa_xor1(s_csamul_cla24_fa9_9_xor1), .fa_or0(s_csamul_cla24_fa9_9_or0)); and_gate and_gate_s_csamul_cla24_and10_9(.a(a[10]), .b(b[9]), .out(s_csamul_cla24_and10_9)); fa fa_s_csamul_cla24_fa10_9_out(.a(s_csamul_cla24_and10_9[0]), .b(s_csamul_cla24_fa11_8_xor1[0]), .cin(s_csamul_cla24_fa10_8_or0[0]), .fa_xor1(s_csamul_cla24_fa10_9_xor1), .fa_or0(s_csamul_cla24_fa10_9_or0)); and_gate and_gate_s_csamul_cla24_and11_9(.a(a[11]), .b(b[9]), .out(s_csamul_cla24_and11_9)); fa fa_s_csamul_cla24_fa11_9_out(.a(s_csamul_cla24_and11_9[0]), .b(s_csamul_cla24_fa12_8_xor1[0]), .cin(s_csamul_cla24_fa11_8_or0[0]), .fa_xor1(s_csamul_cla24_fa11_9_xor1), .fa_or0(s_csamul_cla24_fa11_9_or0)); and_gate and_gate_s_csamul_cla24_and12_9(.a(a[12]), .b(b[9]), .out(s_csamul_cla24_and12_9)); fa fa_s_csamul_cla24_fa12_9_out(.a(s_csamul_cla24_and12_9[0]), .b(s_csamul_cla24_fa13_8_xor1[0]), .cin(s_csamul_cla24_fa12_8_or0[0]), .fa_xor1(s_csamul_cla24_fa12_9_xor1), .fa_or0(s_csamul_cla24_fa12_9_or0)); and_gate and_gate_s_csamul_cla24_and13_9(.a(a[13]), .b(b[9]), .out(s_csamul_cla24_and13_9)); fa fa_s_csamul_cla24_fa13_9_out(.a(s_csamul_cla24_and13_9[0]), .b(s_csamul_cla24_fa14_8_xor1[0]), .cin(s_csamul_cla24_fa13_8_or0[0]), .fa_xor1(s_csamul_cla24_fa13_9_xor1), .fa_or0(s_csamul_cla24_fa13_9_or0)); and_gate and_gate_s_csamul_cla24_and14_9(.a(a[14]), .b(b[9]), .out(s_csamul_cla24_and14_9)); fa fa_s_csamul_cla24_fa14_9_out(.a(s_csamul_cla24_and14_9[0]), .b(s_csamul_cla24_fa15_8_xor1[0]), .cin(s_csamul_cla24_fa14_8_or0[0]), .fa_xor1(s_csamul_cla24_fa14_9_xor1), .fa_or0(s_csamul_cla24_fa14_9_or0)); and_gate and_gate_s_csamul_cla24_and15_9(.a(a[15]), .b(b[9]), .out(s_csamul_cla24_and15_9)); fa fa_s_csamul_cla24_fa15_9_out(.a(s_csamul_cla24_and15_9[0]), .b(s_csamul_cla24_fa16_8_xor1[0]), .cin(s_csamul_cla24_fa15_8_or0[0]), .fa_xor1(s_csamul_cla24_fa15_9_xor1), .fa_or0(s_csamul_cla24_fa15_9_or0)); and_gate and_gate_s_csamul_cla24_and16_9(.a(a[16]), .b(b[9]), .out(s_csamul_cla24_and16_9)); fa fa_s_csamul_cla24_fa16_9_out(.a(s_csamul_cla24_and16_9[0]), .b(s_csamul_cla24_fa17_8_xor1[0]), .cin(s_csamul_cla24_fa16_8_or0[0]), .fa_xor1(s_csamul_cla24_fa16_9_xor1), .fa_or0(s_csamul_cla24_fa16_9_or0)); and_gate and_gate_s_csamul_cla24_and17_9(.a(a[17]), .b(b[9]), .out(s_csamul_cla24_and17_9)); fa fa_s_csamul_cla24_fa17_9_out(.a(s_csamul_cla24_and17_9[0]), .b(s_csamul_cla24_fa18_8_xor1[0]), .cin(s_csamul_cla24_fa17_8_or0[0]), .fa_xor1(s_csamul_cla24_fa17_9_xor1), .fa_or0(s_csamul_cla24_fa17_9_or0)); and_gate and_gate_s_csamul_cla24_and18_9(.a(a[18]), .b(b[9]), .out(s_csamul_cla24_and18_9)); fa fa_s_csamul_cla24_fa18_9_out(.a(s_csamul_cla24_and18_9[0]), .b(s_csamul_cla24_fa19_8_xor1[0]), .cin(s_csamul_cla24_fa18_8_or0[0]), .fa_xor1(s_csamul_cla24_fa18_9_xor1), .fa_or0(s_csamul_cla24_fa18_9_or0)); and_gate and_gate_s_csamul_cla24_and19_9(.a(a[19]), .b(b[9]), .out(s_csamul_cla24_and19_9)); fa fa_s_csamul_cla24_fa19_9_out(.a(s_csamul_cla24_and19_9[0]), .b(s_csamul_cla24_fa20_8_xor1[0]), .cin(s_csamul_cla24_fa19_8_or0[0]), .fa_xor1(s_csamul_cla24_fa19_9_xor1), .fa_or0(s_csamul_cla24_fa19_9_or0)); and_gate and_gate_s_csamul_cla24_and20_9(.a(a[20]), .b(b[9]), .out(s_csamul_cla24_and20_9)); fa fa_s_csamul_cla24_fa20_9_out(.a(s_csamul_cla24_and20_9[0]), .b(s_csamul_cla24_fa21_8_xor1[0]), .cin(s_csamul_cla24_fa20_8_or0[0]), .fa_xor1(s_csamul_cla24_fa20_9_xor1), .fa_or0(s_csamul_cla24_fa20_9_or0)); and_gate and_gate_s_csamul_cla24_and21_9(.a(a[21]), .b(b[9]), .out(s_csamul_cla24_and21_9)); fa fa_s_csamul_cla24_fa21_9_out(.a(s_csamul_cla24_and21_9[0]), .b(s_csamul_cla24_fa22_8_xor1[0]), .cin(s_csamul_cla24_fa21_8_or0[0]), .fa_xor1(s_csamul_cla24_fa21_9_xor1), .fa_or0(s_csamul_cla24_fa21_9_or0)); and_gate and_gate_s_csamul_cla24_and22_9(.a(a[22]), .b(b[9]), .out(s_csamul_cla24_and22_9)); fa fa_s_csamul_cla24_fa22_9_out(.a(s_csamul_cla24_and22_9[0]), .b(s_csamul_cla24_ha23_8_xor0[0]), .cin(s_csamul_cla24_fa22_8_or0[0]), .fa_xor1(s_csamul_cla24_fa22_9_xor1), .fa_or0(s_csamul_cla24_fa22_9_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_9(.a(a[23]), .b(b[9]), .out(s_csamul_cla24_nand23_9)); ha ha_s_csamul_cla24_ha23_9_out(.a(s_csamul_cla24_nand23_9[0]), .b(s_csamul_cla24_ha23_8_and0[0]), .ha_xor0(s_csamul_cla24_ha23_9_xor0), .ha_and0(s_csamul_cla24_ha23_9_and0)); and_gate and_gate_s_csamul_cla24_and0_10(.a(a[0]), .b(b[10]), .out(s_csamul_cla24_and0_10)); fa fa_s_csamul_cla24_fa0_10_out(.a(s_csamul_cla24_and0_10[0]), .b(s_csamul_cla24_fa1_9_xor1[0]), .cin(s_csamul_cla24_fa0_9_or0[0]), .fa_xor1(s_csamul_cla24_fa0_10_xor1), .fa_or0(s_csamul_cla24_fa0_10_or0)); and_gate and_gate_s_csamul_cla24_and1_10(.a(a[1]), .b(b[10]), .out(s_csamul_cla24_and1_10)); fa fa_s_csamul_cla24_fa1_10_out(.a(s_csamul_cla24_and1_10[0]), .b(s_csamul_cla24_fa2_9_xor1[0]), .cin(s_csamul_cla24_fa1_9_or0[0]), .fa_xor1(s_csamul_cla24_fa1_10_xor1), .fa_or0(s_csamul_cla24_fa1_10_or0)); and_gate and_gate_s_csamul_cla24_and2_10(.a(a[2]), .b(b[10]), .out(s_csamul_cla24_and2_10)); fa fa_s_csamul_cla24_fa2_10_out(.a(s_csamul_cla24_and2_10[0]), .b(s_csamul_cla24_fa3_9_xor1[0]), .cin(s_csamul_cla24_fa2_9_or0[0]), .fa_xor1(s_csamul_cla24_fa2_10_xor1), .fa_or0(s_csamul_cla24_fa2_10_or0)); and_gate and_gate_s_csamul_cla24_and3_10(.a(a[3]), .b(b[10]), .out(s_csamul_cla24_and3_10)); fa fa_s_csamul_cla24_fa3_10_out(.a(s_csamul_cla24_and3_10[0]), .b(s_csamul_cla24_fa4_9_xor1[0]), .cin(s_csamul_cla24_fa3_9_or0[0]), .fa_xor1(s_csamul_cla24_fa3_10_xor1), .fa_or0(s_csamul_cla24_fa3_10_or0)); and_gate and_gate_s_csamul_cla24_and4_10(.a(a[4]), .b(b[10]), .out(s_csamul_cla24_and4_10)); fa fa_s_csamul_cla24_fa4_10_out(.a(s_csamul_cla24_and4_10[0]), .b(s_csamul_cla24_fa5_9_xor1[0]), .cin(s_csamul_cla24_fa4_9_or0[0]), .fa_xor1(s_csamul_cla24_fa4_10_xor1), .fa_or0(s_csamul_cla24_fa4_10_or0)); and_gate and_gate_s_csamul_cla24_and5_10(.a(a[5]), .b(b[10]), .out(s_csamul_cla24_and5_10)); fa fa_s_csamul_cla24_fa5_10_out(.a(s_csamul_cla24_and5_10[0]), .b(s_csamul_cla24_fa6_9_xor1[0]), .cin(s_csamul_cla24_fa5_9_or0[0]), .fa_xor1(s_csamul_cla24_fa5_10_xor1), .fa_or0(s_csamul_cla24_fa5_10_or0)); and_gate and_gate_s_csamul_cla24_and6_10(.a(a[6]), .b(b[10]), .out(s_csamul_cla24_and6_10)); fa fa_s_csamul_cla24_fa6_10_out(.a(s_csamul_cla24_and6_10[0]), .b(s_csamul_cla24_fa7_9_xor1[0]), .cin(s_csamul_cla24_fa6_9_or0[0]), .fa_xor1(s_csamul_cla24_fa6_10_xor1), .fa_or0(s_csamul_cla24_fa6_10_or0)); and_gate and_gate_s_csamul_cla24_and7_10(.a(a[7]), .b(b[10]), .out(s_csamul_cla24_and7_10)); fa fa_s_csamul_cla24_fa7_10_out(.a(s_csamul_cla24_and7_10[0]), .b(s_csamul_cla24_fa8_9_xor1[0]), .cin(s_csamul_cla24_fa7_9_or0[0]), .fa_xor1(s_csamul_cla24_fa7_10_xor1), .fa_or0(s_csamul_cla24_fa7_10_or0)); and_gate and_gate_s_csamul_cla24_and8_10(.a(a[8]), .b(b[10]), .out(s_csamul_cla24_and8_10)); fa fa_s_csamul_cla24_fa8_10_out(.a(s_csamul_cla24_and8_10[0]), .b(s_csamul_cla24_fa9_9_xor1[0]), .cin(s_csamul_cla24_fa8_9_or0[0]), .fa_xor1(s_csamul_cla24_fa8_10_xor1), .fa_or0(s_csamul_cla24_fa8_10_or0)); and_gate and_gate_s_csamul_cla24_and9_10(.a(a[9]), .b(b[10]), .out(s_csamul_cla24_and9_10)); fa fa_s_csamul_cla24_fa9_10_out(.a(s_csamul_cla24_and9_10[0]), .b(s_csamul_cla24_fa10_9_xor1[0]), .cin(s_csamul_cla24_fa9_9_or0[0]), .fa_xor1(s_csamul_cla24_fa9_10_xor1), .fa_or0(s_csamul_cla24_fa9_10_or0)); and_gate and_gate_s_csamul_cla24_and10_10(.a(a[10]), .b(b[10]), .out(s_csamul_cla24_and10_10)); fa fa_s_csamul_cla24_fa10_10_out(.a(s_csamul_cla24_and10_10[0]), .b(s_csamul_cla24_fa11_9_xor1[0]), .cin(s_csamul_cla24_fa10_9_or0[0]), .fa_xor1(s_csamul_cla24_fa10_10_xor1), .fa_or0(s_csamul_cla24_fa10_10_or0)); and_gate and_gate_s_csamul_cla24_and11_10(.a(a[11]), .b(b[10]), .out(s_csamul_cla24_and11_10)); fa fa_s_csamul_cla24_fa11_10_out(.a(s_csamul_cla24_and11_10[0]), .b(s_csamul_cla24_fa12_9_xor1[0]), .cin(s_csamul_cla24_fa11_9_or0[0]), .fa_xor1(s_csamul_cla24_fa11_10_xor1), .fa_or0(s_csamul_cla24_fa11_10_or0)); and_gate and_gate_s_csamul_cla24_and12_10(.a(a[12]), .b(b[10]), .out(s_csamul_cla24_and12_10)); fa fa_s_csamul_cla24_fa12_10_out(.a(s_csamul_cla24_and12_10[0]), .b(s_csamul_cla24_fa13_9_xor1[0]), .cin(s_csamul_cla24_fa12_9_or0[0]), .fa_xor1(s_csamul_cla24_fa12_10_xor1), .fa_or0(s_csamul_cla24_fa12_10_or0)); and_gate and_gate_s_csamul_cla24_and13_10(.a(a[13]), .b(b[10]), .out(s_csamul_cla24_and13_10)); fa fa_s_csamul_cla24_fa13_10_out(.a(s_csamul_cla24_and13_10[0]), .b(s_csamul_cla24_fa14_9_xor1[0]), .cin(s_csamul_cla24_fa13_9_or0[0]), .fa_xor1(s_csamul_cla24_fa13_10_xor1), .fa_or0(s_csamul_cla24_fa13_10_or0)); and_gate and_gate_s_csamul_cla24_and14_10(.a(a[14]), .b(b[10]), .out(s_csamul_cla24_and14_10)); fa fa_s_csamul_cla24_fa14_10_out(.a(s_csamul_cla24_and14_10[0]), .b(s_csamul_cla24_fa15_9_xor1[0]), .cin(s_csamul_cla24_fa14_9_or0[0]), .fa_xor1(s_csamul_cla24_fa14_10_xor1), .fa_or0(s_csamul_cla24_fa14_10_or0)); and_gate and_gate_s_csamul_cla24_and15_10(.a(a[15]), .b(b[10]), .out(s_csamul_cla24_and15_10)); fa fa_s_csamul_cla24_fa15_10_out(.a(s_csamul_cla24_and15_10[0]), .b(s_csamul_cla24_fa16_9_xor1[0]), .cin(s_csamul_cla24_fa15_9_or0[0]), .fa_xor1(s_csamul_cla24_fa15_10_xor1), .fa_or0(s_csamul_cla24_fa15_10_or0)); and_gate and_gate_s_csamul_cla24_and16_10(.a(a[16]), .b(b[10]), .out(s_csamul_cla24_and16_10)); fa fa_s_csamul_cla24_fa16_10_out(.a(s_csamul_cla24_and16_10[0]), .b(s_csamul_cla24_fa17_9_xor1[0]), .cin(s_csamul_cla24_fa16_9_or0[0]), .fa_xor1(s_csamul_cla24_fa16_10_xor1), .fa_or0(s_csamul_cla24_fa16_10_or0)); and_gate and_gate_s_csamul_cla24_and17_10(.a(a[17]), .b(b[10]), .out(s_csamul_cla24_and17_10)); fa fa_s_csamul_cla24_fa17_10_out(.a(s_csamul_cla24_and17_10[0]), .b(s_csamul_cla24_fa18_9_xor1[0]), .cin(s_csamul_cla24_fa17_9_or0[0]), .fa_xor1(s_csamul_cla24_fa17_10_xor1), .fa_or0(s_csamul_cla24_fa17_10_or0)); and_gate and_gate_s_csamul_cla24_and18_10(.a(a[18]), .b(b[10]), .out(s_csamul_cla24_and18_10)); fa fa_s_csamul_cla24_fa18_10_out(.a(s_csamul_cla24_and18_10[0]), .b(s_csamul_cla24_fa19_9_xor1[0]), .cin(s_csamul_cla24_fa18_9_or0[0]), .fa_xor1(s_csamul_cla24_fa18_10_xor1), .fa_or0(s_csamul_cla24_fa18_10_or0)); and_gate and_gate_s_csamul_cla24_and19_10(.a(a[19]), .b(b[10]), .out(s_csamul_cla24_and19_10)); fa fa_s_csamul_cla24_fa19_10_out(.a(s_csamul_cla24_and19_10[0]), .b(s_csamul_cla24_fa20_9_xor1[0]), .cin(s_csamul_cla24_fa19_9_or0[0]), .fa_xor1(s_csamul_cla24_fa19_10_xor1), .fa_or0(s_csamul_cla24_fa19_10_or0)); and_gate and_gate_s_csamul_cla24_and20_10(.a(a[20]), .b(b[10]), .out(s_csamul_cla24_and20_10)); fa fa_s_csamul_cla24_fa20_10_out(.a(s_csamul_cla24_and20_10[0]), .b(s_csamul_cla24_fa21_9_xor1[0]), .cin(s_csamul_cla24_fa20_9_or0[0]), .fa_xor1(s_csamul_cla24_fa20_10_xor1), .fa_or0(s_csamul_cla24_fa20_10_or0)); and_gate and_gate_s_csamul_cla24_and21_10(.a(a[21]), .b(b[10]), .out(s_csamul_cla24_and21_10)); fa fa_s_csamul_cla24_fa21_10_out(.a(s_csamul_cla24_and21_10[0]), .b(s_csamul_cla24_fa22_9_xor1[0]), .cin(s_csamul_cla24_fa21_9_or0[0]), .fa_xor1(s_csamul_cla24_fa21_10_xor1), .fa_or0(s_csamul_cla24_fa21_10_or0)); and_gate and_gate_s_csamul_cla24_and22_10(.a(a[22]), .b(b[10]), .out(s_csamul_cla24_and22_10)); fa fa_s_csamul_cla24_fa22_10_out(.a(s_csamul_cla24_and22_10[0]), .b(s_csamul_cla24_ha23_9_xor0[0]), .cin(s_csamul_cla24_fa22_9_or0[0]), .fa_xor1(s_csamul_cla24_fa22_10_xor1), .fa_or0(s_csamul_cla24_fa22_10_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_10(.a(a[23]), .b(b[10]), .out(s_csamul_cla24_nand23_10)); ha ha_s_csamul_cla24_ha23_10_out(.a(s_csamul_cla24_nand23_10[0]), .b(s_csamul_cla24_ha23_9_and0[0]), .ha_xor0(s_csamul_cla24_ha23_10_xor0), .ha_and0(s_csamul_cla24_ha23_10_and0)); and_gate and_gate_s_csamul_cla24_and0_11(.a(a[0]), .b(b[11]), .out(s_csamul_cla24_and0_11)); fa fa_s_csamul_cla24_fa0_11_out(.a(s_csamul_cla24_and0_11[0]), .b(s_csamul_cla24_fa1_10_xor1[0]), .cin(s_csamul_cla24_fa0_10_or0[0]), .fa_xor1(s_csamul_cla24_fa0_11_xor1), .fa_or0(s_csamul_cla24_fa0_11_or0)); and_gate and_gate_s_csamul_cla24_and1_11(.a(a[1]), .b(b[11]), .out(s_csamul_cla24_and1_11)); fa fa_s_csamul_cla24_fa1_11_out(.a(s_csamul_cla24_and1_11[0]), .b(s_csamul_cla24_fa2_10_xor1[0]), .cin(s_csamul_cla24_fa1_10_or0[0]), .fa_xor1(s_csamul_cla24_fa1_11_xor1), .fa_or0(s_csamul_cla24_fa1_11_or0)); and_gate and_gate_s_csamul_cla24_and2_11(.a(a[2]), .b(b[11]), .out(s_csamul_cla24_and2_11)); fa fa_s_csamul_cla24_fa2_11_out(.a(s_csamul_cla24_and2_11[0]), .b(s_csamul_cla24_fa3_10_xor1[0]), .cin(s_csamul_cla24_fa2_10_or0[0]), .fa_xor1(s_csamul_cla24_fa2_11_xor1), .fa_or0(s_csamul_cla24_fa2_11_or0)); and_gate and_gate_s_csamul_cla24_and3_11(.a(a[3]), .b(b[11]), .out(s_csamul_cla24_and3_11)); fa fa_s_csamul_cla24_fa3_11_out(.a(s_csamul_cla24_and3_11[0]), .b(s_csamul_cla24_fa4_10_xor1[0]), .cin(s_csamul_cla24_fa3_10_or0[0]), .fa_xor1(s_csamul_cla24_fa3_11_xor1), .fa_or0(s_csamul_cla24_fa3_11_or0)); and_gate and_gate_s_csamul_cla24_and4_11(.a(a[4]), .b(b[11]), .out(s_csamul_cla24_and4_11)); fa fa_s_csamul_cla24_fa4_11_out(.a(s_csamul_cla24_and4_11[0]), .b(s_csamul_cla24_fa5_10_xor1[0]), .cin(s_csamul_cla24_fa4_10_or0[0]), .fa_xor1(s_csamul_cla24_fa4_11_xor1), .fa_or0(s_csamul_cla24_fa4_11_or0)); and_gate and_gate_s_csamul_cla24_and5_11(.a(a[5]), .b(b[11]), .out(s_csamul_cla24_and5_11)); fa fa_s_csamul_cla24_fa5_11_out(.a(s_csamul_cla24_and5_11[0]), .b(s_csamul_cla24_fa6_10_xor1[0]), .cin(s_csamul_cla24_fa5_10_or0[0]), .fa_xor1(s_csamul_cla24_fa5_11_xor1), .fa_or0(s_csamul_cla24_fa5_11_or0)); and_gate and_gate_s_csamul_cla24_and6_11(.a(a[6]), .b(b[11]), .out(s_csamul_cla24_and6_11)); fa fa_s_csamul_cla24_fa6_11_out(.a(s_csamul_cla24_and6_11[0]), .b(s_csamul_cla24_fa7_10_xor1[0]), .cin(s_csamul_cla24_fa6_10_or0[0]), .fa_xor1(s_csamul_cla24_fa6_11_xor1), .fa_or0(s_csamul_cla24_fa6_11_or0)); and_gate and_gate_s_csamul_cla24_and7_11(.a(a[7]), .b(b[11]), .out(s_csamul_cla24_and7_11)); fa fa_s_csamul_cla24_fa7_11_out(.a(s_csamul_cla24_and7_11[0]), .b(s_csamul_cla24_fa8_10_xor1[0]), .cin(s_csamul_cla24_fa7_10_or0[0]), .fa_xor1(s_csamul_cla24_fa7_11_xor1), .fa_or0(s_csamul_cla24_fa7_11_or0)); and_gate and_gate_s_csamul_cla24_and8_11(.a(a[8]), .b(b[11]), .out(s_csamul_cla24_and8_11)); fa fa_s_csamul_cla24_fa8_11_out(.a(s_csamul_cla24_and8_11[0]), .b(s_csamul_cla24_fa9_10_xor1[0]), .cin(s_csamul_cla24_fa8_10_or0[0]), .fa_xor1(s_csamul_cla24_fa8_11_xor1), .fa_or0(s_csamul_cla24_fa8_11_or0)); and_gate and_gate_s_csamul_cla24_and9_11(.a(a[9]), .b(b[11]), .out(s_csamul_cla24_and9_11)); fa fa_s_csamul_cla24_fa9_11_out(.a(s_csamul_cla24_and9_11[0]), .b(s_csamul_cla24_fa10_10_xor1[0]), .cin(s_csamul_cla24_fa9_10_or0[0]), .fa_xor1(s_csamul_cla24_fa9_11_xor1), .fa_or0(s_csamul_cla24_fa9_11_or0)); and_gate and_gate_s_csamul_cla24_and10_11(.a(a[10]), .b(b[11]), .out(s_csamul_cla24_and10_11)); fa fa_s_csamul_cla24_fa10_11_out(.a(s_csamul_cla24_and10_11[0]), .b(s_csamul_cla24_fa11_10_xor1[0]), .cin(s_csamul_cla24_fa10_10_or0[0]), .fa_xor1(s_csamul_cla24_fa10_11_xor1), .fa_or0(s_csamul_cla24_fa10_11_or0)); and_gate and_gate_s_csamul_cla24_and11_11(.a(a[11]), .b(b[11]), .out(s_csamul_cla24_and11_11)); fa fa_s_csamul_cla24_fa11_11_out(.a(s_csamul_cla24_and11_11[0]), .b(s_csamul_cla24_fa12_10_xor1[0]), .cin(s_csamul_cla24_fa11_10_or0[0]), .fa_xor1(s_csamul_cla24_fa11_11_xor1), .fa_or0(s_csamul_cla24_fa11_11_or0)); and_gate and_gate_s_csamul_cla24_and12_11(.a(a[12]), .b(b[11]), .out(s_csamul_cla24_and12_11)); fa fa_s_csamul_cla24_fa12_11_out(.a(s_csamul_cla24_and12_11[0]), .b(s_csamul_cla24_fa13_10_xor1[0]), .cin(s_csamul_cla24_fa12_10_or0[0]), .fa_xor1(s_csamul_cla24_fa12_11_xor1), .fa_or0(s_csamul_cla24_fa12_11_or0)); and_gate and_gate_s_csamul_cla24_and13_11(.a(a[13]), .b(b[11]), .out(s_csamul_cla24_and13_11)); fa fa_s_csamul_cla24_fa13_11_out(.a(s_csamul_cla24_and13_11[0]), .b(s_csamul_cla24_fa14_10_xor1[0]), .cin(s_csamul_cla24_fa13_10_or0[0]), .fa_xor1(s_csamul_cla24_fa13_11_xor1), .fa_or0(s_csamul_cla24_fa13_11_or0)); and_gate and_gate_s_csamul_cla24_and14_11(.a(a[14]), .b(b[11]), .out(s_csamul_cla24_and14_11)); fa fa_s_csamul_cla24_fa14_11_out(.a(s_csamul_cla24_and14_11[0]), .b(s_csamul_cla24_fa15_10_xor1[0]), .cin(s_csamul_cla24_fa14_10_or0[0]), .fa_xor1(s_csamul_cla24_fa14_11_xor1), .fa_or0(s_csamul_cla24_fa14_11_or0)); and_gate and_gate_s_csamul_cla24_and15_11(.a(a[15]), .b(b[11]), .out(s_csamul_cla24_and15_11)); fa fa_s_csamul_cla24_fa15_11_out(.a(s_csamul_cla24_and15_11[0]), .b(s_csamul_cla24_fa16_10_xor1[0]), .cin(s_csamul_cla24_fa15_10_or0[0]), .fa_xor1(s_csamul_cla24_fa15_11_xor1), .fa_or0(s_csamul_cla24_fa15_11_or0)); and_gate and_gate_s_csamul_cla24_and16_11(.a(a[16]), .b(b[11]), .out(s_csamul_cla24_and16_11)); fa fa_s_csamul_cla24_fa16_11_out(.a(s_csamul_cla24_and16_11[0]), .b(s_csamul_cla24_fa17_10_xor1[0]), .cin(s_csamul_cla24_fa16_10_or0[0]), .fa_xor1(s_csamul_cla24_fa16_11_xor1), .fa_or0(s_csamul_cla24_fa16_11_or0)); and_gate and_gate_s_csamul_cla24_and17_11(.a(a[17]), .b(b[11]), .out(s_csamul_cla24_and17_11)); fa fa_s_csamul_cla24_fa17_11_out(.a(s_csamul_cla24_and17_11[0]), .b(s_csamul_cla24_fa18_10_xor1[0]), .cin(s_csamul_cla24_fa17_10_or0[0]), .fa_xor1(s_csamul_cla24_fa17_11_xor1), .fa_or0(s_csamul_cla24_fa17_11_or0)); and_gate and_gate_s_csamul_cla24_and18_11(.a(a[18]), .b(b[11]), .out(s_csamul_cla24_and18_11)); fa fa_s_csamul_cla24_fa18_11_out(.a(s_csamul_cla24_and18_11[0]), .b(s_csamul_cla24_fa19_10_xor1[0]), .cin(s_csamul_cla24_fa18_10_or0[0]), .fa_xor1(s_csamul_cla24_fa18_11_xor1), .fa_or0(s_csamul_cla24_fa18_11_or0)); and_gate and_gate_s_csamul_cla24_and19_11(.a(a[19]), .b(b[11]), .out(s_csamul_cla24_and19_11)); fa fa_s_csamul_cla24_fa19_11_out(.a(s_csamul_cla24_and19_11[0]), .b(s_csamul_cla24_fa20_10_xor1[0]), .cin(s_csamul_cla24_fa19_10_or0[0]), .fa_xor1(s_csamul_cla24_fa19_11_xor1), .fa_or0(s_csamul_cla24_fa19_11_or0)); and_gate and_gate_s_csamul_cla24_and20_11(.a(a[20]), .b(b[11]), .out(s_csamul_cla24_and20_11)); fa fa_s_csamul_cla24_fa20_11_out(.a(s_csamul_cla24_and20_11[0]), .b(s_csamul_cla24_fa21_10_xor1[0]), .cin(s_csamul_cla24_fa20_10_or0[0]), .fa_xor1(s_csamul_cla24_fa20_11_xor1), .fa_or0(s_csamul_cla24_fa20_11_or0)); and_gate and_gate_s_csamul_cla24_and21_11(.a(a[21]), .b(b[11]), .out(s_csamul_cla24_and21_11)); fa fa_s_csamul_cla24_fa21_11_out(.a(s_csamul_cla24_and21_11[0]), .b(s_csamul_cla24_fa22_10_xor1[0]), .cin(s_csamul_cla24_fa21_10_or0[0]), .fa_xor1(s_csamul_cla24_fa21_11_xor1), .fa_or0(s_csamul_cla24_fa21_11_or0)); and_gate and_gate_s_csamul_cla24_and22_11(.a(a[22]), .b(b[11]), .out(s_csamul_cla24_and22_11)); fa fa_s_csamul_cla24_fa22_11_out(.a(s_csamul_cla24_and22_11[0]), .b(s_csamul_cla24_ha23_10_xor0[0]), .cin(s_csamul_cla24_fa22_10_or0[0]), .fa_xor1(s_csamul_cla24_fa22_11_xor1), .fa_or0(s_csamul_cla24_fa22_11_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_11(.a(a[23]), .b(b[11]), .out(s_csamul_cla24_nand23_11)); ha ha_s_csamul_cla24_ha23_11_out(.a(s_csamul_cla24_nand23_11[0]), .b(s_csamul_cla24_ha23_10_and0[0]), .ha_xor0(s_csamul_cla24_ha23_11_xor0), .ha_and0(s_csamul_cla24_ha23_11_and0)); and_gate and_gate_s_csamul_cla24_and0_12(.a(a[0]), .b(b[12]), .out(s_csamul_cla24_and0_12)); fa fa_s_csamul_cla24_fa0_12_out(.a(s_csamul_cla24_and0_12[0]), .b(s_csamul_cla24_fa1_11_xor1[0]), .cin(s_csamul_cla24_fa0_11_or0[0]), .fa_xor1(s_csamul_cla24_fa0_12_xor1), .fa_or0(s_csamul_cla24_fa0_12_or0)); and_gate and_gate_s_csamul_cla24_and1_12(.a(a[1]), .b(b[12]), .out(s_csamul_cla24_and1_12)); fa fa_s_csamul_cla24_fa1_12_out(.a(s_csamul_cla24_and1_12[0]), .b(s_csamul_cla24_fa2_11_xor1[0]), .cin(s_csamul_cla24_fa1_11_or0[0]), .fa_xor1(s_csamul_cla24_fa1_12_xor1), .fa_or0(s_csamul_cla24_fa1_12_or0)); and_gate and_gate_s_csamul_cla24_and2_12(.a(a[2]), .b(b[12]), .out(s_csamul_cla24_and2_12)); fa fa_s_csamul_cla24_fa2_12_out(.a(s_csamul_cla24_and2_12[0]), .b(s_csamul_cla24_fa3_11_xor1[0]), .cin(s_csamul_cla24_fa2_11_or0[0]), .fa_xor1(s_csamul_cla24_fa2_12_xor1), .fa_or0(s_csamul_cla24_fa2_12_or0)); and_gate and_gate_s_csamul_cla24_and3_12(.a(a[3]), .b(b[12]), .out(s_csamul_cla24_and3_12)); fa fa_s_csamul_cla24_fa3_12_out(.a(s_csamul_cla24_and3_12[0]), .b(s_csamul_cla24_fa4_11_xor1[0]), .cin(s_csamul_cla24_fa3_11_or0[0]), .fa_xor1(s_csamul_cla24_fa3_12_xor1), .fa_or0(s_csamul_cla24_fa3_12_or0)); and_gate and_gate_s_csamul_cla24_and4_12(.a(a[4]), .b(b[12]), .out(s_csamul_cla24_and4_12)); fa fa_s_csamul_cla24_fa4_12_out(.a(s_csamul_cla24_and4_12[0]), .b(s_csamul_cla24_fa5_11_xor1[0]), .cin(s_csamul_cla24_fa4_11_or0[0]), .fa_xor1(s_csamul_cla24_fa4_12_xor1), .fa_or0(s_csamul_cla24_fa4_12_or0)); and_gate and_gate_s_csamul_cla24_and5_12(.a(a[5]), .b(b[12]), .out(s_csamul_cla24_and5_12)); fa fa_s_csamul_cla24_fa5_12_out(.a(s_csamul_cla24_and5_12[0]), .b(s_csamul_cla24_fa6_11_xor1[0]), .cin(s_csamul_cla24_fa5_11_or0[0]), .fa_xor1(s_csamul_cla24_fa5_12_xor1), .fa_or0(s_csamul_cla24_fa5_12_or0)); and_gate and_gate_s_csamul_cla24_and6_12(.a(a[6]), .b(b[12]), .out(s_csamul_cla24_and6_12)); fa fa_s_csamul_cla24_fa6_12_out(.a(s_csamul_cla24_and6_12[0]), .b(s_csamul_cla24_fa7_11_xor1[0]), .cin(s_csamul_cla24_fa6_11_or0[0]), .fa_xor1(s_csamul_cla24_fa6_12_xor1), .fa_or0(s_csamul_cla24_fa6_12_or0)); and_gate and_gate_s_csamul_cla24_and7_12(.a(a[7]), .b(b[12]), .out(s_csamul_cla24_and7_12)); fa fa_s_csamul_cla24_fa7_12_out(.a(s_csamul_cla24_and7_12[0]), .b(s_csamul_cla24_fa8_11_xor1[0]), .cin(s_csamul_cla24_fa7_11_or0[0]), .fa_xor1(s_csamul_cla24_fa7_12_xor1), .fa_or0(s_csamul_cla24_fa7_12_or0)); and_gate and_gate_s_csamul_cla24_and8_12(.a(a[8]), .b(b[12]), .out(s_csamul_cla24_and8_12)); fa fa_s_csamul_cla24_fa8_12_out(.a(s_csamul_cla24_and8_12[0]), .b(s_csamul_cla24_fa9_11_xor1[0]), .cin(s_csamul_cla24_fa8_11_or0[0]), .fa_xor1(s_csamul_cla24_fa8_12_xor1), .fa_or0(s_csamul_cla24_fa8_12_or0)); and_gate and_gate_s_csamul_cla24_and9_12(.a(a[9]), .b(b[12]), .out(s_csamul_cla24_and9_12)); fa fa_s_csamul_cla24_fa9_12_out(.a(s_csamul_cla24_and9_12[0]), .b(s_csamul_cla24_fa10_11_xor1[0]), .cin(s_csamul_cla24_fa9_11_or0[0]), .fa_xor1(s_csamul_cla24_fa9_12_xor1), .fa_or0(s_csamul_cla24_fa9_12_or0)); and_gate and_gate_s_csamul_cla24_and10_12(.a(a[10]), .b(b[12]), .out(s_csamul_cla24_and10_12)); fa fa_s_csamul_cla24_fa10_12_out(.a(s_csamul_cla24_and10_12[0]), .b(s_csamul_cla24_fa11_11_xor1[0]), .cin(s_csamul_cla24_fa10_11_or0[0]), .fa_xor1(s_csamul_cla24_fa10_12_xor1), .fa_or0(s_csamul_cla24_fa10_12_or0)); and_gate and_gate_s_csamul_cla24_and11_12(.a(a[11]), .b(b[12]), .out(s_csamul_cla24_and11_12)); fa fa_s_csamul_cla24_fa11_12_out(.a(s_csamul_cla24_and11_12[0]), .b(s_csamul_cla24_fa12_11_xor1[0]), .cin(s_csamul_cla24_fa11_11_or0[0]), .fa_xor1(s_csamul_cla24_fa11_12_xor1), .fa_or0(s_csamul_cla24_fa11_12_or0)); and_gate and_gate_s_csamul_cla24_and12_12(.a(a[12]), .b(b[12]), .out(s_csamul_cla24_and12_12)); fa fa_s_csamul_cla24_fa12_12_out(.a(s_csamul_cla24_and12_12[0]), .b(s_csamul_cla24_fa13_11_xor1[0]), .cin(s_csamul_cla24_fa12_11_or0[0]), .fa_xor1(s_csamul_cla24_fa12_12_xor1), .fa_or0(s_csamul_cla24_fa12_12_or0)); and_gate and_gate_s_csamul_cla24_and13_12(.a(a[13]), .b(b[12]), .out(s_csamul_cla24_and13_12)); fa fa_s_csamul_cla24_fa13_12_out(.a(s_csamul_cla24_and13_12[0]), .b(s_csamul_cla24_fa14_11_xor1[0]), .cin(s_csamul_cla24_fa13_11_or0[0]), .fa_xor1(s_csamul_cla24_fa13_12_xor1), .fa_or0(s_csamul_cla24_fa13_12_or0)); and_gate and_gate_s_csamul_cla24_and14_12(.a(a[14]), .b(b[12]), .out(s_csamul_cla24_and14_12)); fa fa_s_csamul_cla24_fa14_12_out(.a(s_csamul_cla24_and14_12[0]), .b(s_csamul_cla24_fa15_11_xor1[0]), .cin(s_csamul_cla24_fa14_11_or0[0]), .fa_xor1(s_csamul_cla24_fa14_12_xor1), .fa_or0(s_csamul_cla24_fa14_12_or0)); and_gate and_gate_s_csamul_cla24_and15_12(.a(a[15]), .b(b[12]), .out(s_csamul_cla24_and15_12)); fa fa_s_csamul_cla24_fa15_12_out(.a(s_csamul_cla24_and15_12[0]), .b(s_csamul_cla24_fa16_11_xor1[0]), .cin(s_csamul_cla24_fa15_11_or0[0]), .fa_xor1(s_csamul_cla24_fa15_12_xor1), .fa_or0(s_csamul_cla24_fa15_12_or0)); and_gate and_gate_s_csamul_cla24_and16_12(.a(a[16]), .b(b[12]), .out(s_csamul_cla24_and16_12)); fa fa_s_csamul_cla24_fa16_12_out(.a(s_csamul_cla24_and16_12[0]), .b(s_csamul_cla24_fa17_11_xor1[0]), .cin(s_csamul_cla24_fa16_11_or0[0]), .fa_xor1(s_csamul_cla24_fa16_12_xor1), .fa_or0(s_csamul_cla24_fa16_12_or0)); and_gate and_gate_s_csamul_cla24_and17_12(.a(a[17]), .b(b[12]), .out(s_csamul_cla24_and17_12)); fa fa_s_csamul_cla24_fa17_12_out(.a(s_csamul_cla24_and17_12[0]), .b(s_csamul_cla24_fa18_11_xor1[0]), .cin(s_csamul_cla24_fa17_11_or0[0]), .fa_xor1(s_csamul_cla24_fa17_12_xor1), .fa_or0(s_csamul_cla24_fa17_12_or0)); and_gate and_gate_s_csamul_cla24_and18_12(.a(a[18]), .b(b[12]), .out(s_csamul_cla24_and18_12)); fa fa_s_csamul_cla24_fa18_12_out(.a(s_csamul_cla24_and18_12[0]), .b(s_csamul_cla24_fa19_11_xor1[0]), .cin(s_csamul_cla24_fa18_11_or0[0]), .fa_xor1(s_csamul_cla24_fa18_12_xor1), .fa_or0(s_csamul_cla24_fa18_12_or0)); and_gate and_gate_s_csamul_cla24_and19_12(.a(a[19]), .b(b[12]), .out(s_csamul_cla24_and19_12)); fa fa_s_csamul_cla24_fa19_12_out(.a(s_csamul_cla24_and19_12[0]), .b(s_csamul_cla24_fa20_11_xor1[0]), .cin(s_csamul_cla24_fa19_11_or0[0]), .fa_xor1(s_csamul_cla24_fa19_12_xor1), .fa_or0(s_csamul_cla24_fa19_12_or0)); and_gate and_gate_s_csamul_cla24_and20_12(.a(a[20]), .b(b[12]), .out(s_csamul_cla24_and20_12)); fa fa_s_csamul_cla24_fa20_12_out(.a(s_csamul_cla24_and20_12[0]), .b(s_csamul_cla24_fa21_11_xor1[0]), .cin(s_csamul_cla24_fa20_11_or0[0]), .fa_xor1(s_csamul_cla24_fa20_12_xor1), .fa_or0(s_csamul_cla24_fa20_12_or0)); and_gate and_gate_s_csamul_cla24_and21_12(.a(a[21]), .b(b[12]), .out(s_csamul_cla24_and21_12)); fa fa_s_csamul_cla24_fa21_12_out(.a(s_csamul_cla24_and21_12[0]), .b(s_csamul_cla24_fa22_11_xor1[0]), .cin(s_csamul_cla24_fa21_11_or0[0]), .fa_xor1(s_csamul_cla24_fa21_12_xor1), .fa_or0(s_csamul_cla24_fa21_12_or0)); and_gate and_gate_s_csamul_cla24_and22_12(.a(a[22]), .b(b[12]), .out(s_csamul_cla24_and22_12)); fa fa_s_csamul_cla24_fa22_12_out(.a(s_csamul_cla24_and22_12[0]), .b(s_csamul_cla24_ha23_11_xor0[0]), .cin(s_csamul_cla24_fa22_11_or0[0]), .fa_xor1(s_csamul_cla24_fa22_12_xor1), .fa_or0(s_csamul_cla24_fa22_12_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_12(.a(a[23]), .b(b[12]), .out(s_csamul_cla24_nand23_12)); ha ha_s_csamul_cla24_ha23_12_out(.a(s_csamul_cla24_nand23_12[0]), .b(s_csamul_cla24_ha23_11_and0[0]), .ha_xor0(s_csamul_cla24_ha23_12_xor0), .ha_and0(s_csamul_cla24_ha23_12_and0)); and_gate and_gate_s_csamul_cla24_and0_13(.a(a[0]), .b(b[13]), .out(s_csamul_cla24_and0_13)); fa fa_s_csamul_cla24_fa0_13_out(.a(s_csamul_cla24_and0_13[0]), .b(s_csamul_cla24_fa1_12_xor1[0]), .cin(s_csamul_cla24_fa0_12_or0[0]), .fa_xor1(s_csamul_cla24_fa0_13_xor1), .fa_or0(s_csamul_cla24_fa0_13_or0)); and_gate and_gate_s_csamul_cla24_and1_13(.a(a[1]), .b(b[13]), .out(s_csamul_cla24_and1_13)); fa fa_s_csamul_cla24_fa1_13_out(.a(s_csamul_cla24_and1_13[0]), .b(s_csamul_cla24_fa2_12_xor1[0]), .cin(s_csamul_cla24_fa1_12_or0[0]), .fa_xor1(s_csamul_cla24_fa1_13_xor1), .fa_or0(s_csamul_cla24_fa1_13_or0)); and_gate and_gate_s_csamul_cla24_and2_13(.a(a[2]), .b(b[13]), .out(s_csamul_cla24_and2_13)); fa fa_s_csamul_cla24_fa2_13_out(.a(s_csamul_cla24_and2_13[0]), .b(s_csamul_cla24_fa3_12_xor1[0]), .cin(s_csamul_cla24_fa2_12_or0[0]), .fa_xor1(s_csamul_cla24_fa2_13_xor1), .fa_or0(s_csamul_cla24_fa2_13_or0)); and_gate and_gate_s_csamul_cla24_and3_13(.a(a[3]), .b(b[13]), .out(s_csamul_cla24_and3_13)); fa fa_s_csamul_cla24_fa3_13_out(.a(s_csamul_cla24_and3_13[0]), .b(s_csamul_cla24_fa4_12_xor1[0]), .cin(s_csamul_cla24_fa3_12_or0[0]), .fa_xor1(s_csamul_cla24_fa3_13_xor1), .fa_or0(s_csamul_cla24_fa3_13_or0)); and_gate and_gate_s_csamul_cla24_and4_13(.a(a[4]), .b(b[13]), .out(s_csamul_cla24_and4_13)); fa fa_s_csamul_cla24_fa4_13_out(.a(s_csamul_cla24_and4_13[0]), .b(s_csamul_cla24_fa5_12_xor1[0]), .cin(s_csamul_cla24_fa4_12_or0[0]), .fa_xor1(s_csamul_cla24_fa4_13_xor1), .fa_or0(s_csamul_cla24_fa4_13_or0)); and_gate and_gate_s_csamul_cla24_and5_13(.a(a[5]), .b(b[13]), .out(s_csamul_cla24_and5_13)); fa fa_s_csamul_cla24_fa5_13_out(.a(s_csamul_cla24_and5_13[0]), .b(s_csamul_cla24_fa6_12_xor1[0]), .cin(s_csamul_cla24_fa5_12_or0[0]), .fa_xor1(s_csamul_cla24_fa5_13_xor1), .fa_or0(s_csamul_cla24_fa5_13_or0)); and_gate and_gate_s_csamul_cla24_and6_13(.a(a[6]), .b(b[13]), .out(s_csamul_cla24_and6_13)); fa fa_s_csamul_cla24_fa6_13_out(.a(s_csamul_cla24_and6_13[0]), .b(s_csamul_cla24_fa7_12_xor1[0]), .cin(s_csamul_cla24_fa6_12_or0[0]), .fa_xor1(s_csamul_cla24_fa6_13_xor1), .fa_or0(s_csamul_cla24_fa6_13_or0)); and_gate and_gate_s_csamul_cla24_and7_13(.a(a[7]), .b(b[13]), .out(s_csamul_cla24_and7_13)); fa fa_s_csamul_cla24_fa7_13_out(.a(s_csamul_cla24_and7_13[0]), .b(s_csamul_cla24_fa8_12_xor1[0]), .cin(s_csamul_cla24_fa7_12_or0[0]), .fa_xor1(s_csamul_cla24_fa7_13_xor1), .fa_or0(s_csamul_cla24_fa7_13_or0)); and_gate and_gate_s_csamul_cla24_and8_13(.a(a[8]), .b(b[13]), .out(s_csamul_cla24_and8_13)); fa fa_s_csamul_cla24_fa8_13_out(.a(s_csamul_cla24_and8_13[0]), .b(s_csamul_cla24_fa9_12_xor1[0]), .cin(s_csamul_cla24_fa8_12_or0[0]), .fa_xor1(s_csamul_cla24_fa8_13_xor1), .fa_or0(s_csamul_cla24_fa8_13_or0)); and_gate and_gate_s_csamul_cla24_and9_13(.a(a[9]), .b(b[13]), .out(s_csamul_cla24_and9_13)); fa fa_s_csamul_cla24_fa9_13_out(.a(s_csamul_cla24_and9_13[0]), .b(s_csamul_cla24_fa10_12_xor1[0]), .cin(s_csamul_cla24_fa9_12_or0[0]), .fa_xor1(s_csamul_cla24_fa9_13_xor1), .fa_or0(s_csamul_cla24_fa9_13_or0)); and_gate and_gate_s_csamul_cla24_and10_13(.a(a[10]), .b(b[13]), .out(s_csamul_cla24_and10_13)); fa fa_s_csamul_cla24_fa10_13_out(.a(s_csamul_cla24_and10_13[0]), .b(s_csamul_cla24_fa11_12_xor1[0]), .cin(s_csamul_cla24_fa10_12_or0[0]), .fa_xor1(s_csamul_cla24_fa10_13_xor1), .fa_or0(s_csamul_cla24_fa10_13_or0)); and_gate and_gate_s_csamul_cla24_and11_13(.a(a[11]), .b(b[13]), .out(s_csamul_cla24_and11_13)); fa fa_s_csamul_cla24_fa11_13_out(.a(s_csamul_cla24_and11_13[0]), .b(s_csamul_cla24_fa12_12_xor1[0]), .cin(s_csamul_cla24_fa11_12_or0[0]), .fa_xor1(s_csamul_cla24_fa11_13_xor1), .fa_or0(s_csamul_cla24_fa11_13_or0)); and_gate and_gate_s_csamul_cla24_and12_13(.a(a[12]), .b(b[13]), .out(s_csamul_cla24_and12_13)); fa fa_s_csamul_cla24_fa12_13_out(.a(s_csamul_cla24_and12_13[0]), .b(s_csamul_cla24_fa13_12_xor1[0]), .cin(s_csamul_cla24_fa12_12_or0[0]), .fa_xor1(s_csamul_cla24_fa12_13_xor1), .fa_or0(s_csamul_cla24_fa12_13_or0)); and_gate and_gate_s_csamul_cla24_and13_13(.a(a[13]), .b(b[13]), .out(s_csamul_cla24_and13_13)); fa fa_s_csamul_cla24_fa13_13_out(.a(s_csamul_cla24_and13_13[0]), .b(s_csamul_cla24_fa14_12_xor1[0]), .cin(s_csamul_cla24_fa13_12_or0[0]), .fa_xor1(s_csamul_cla24_fa13_13_xor1), .fa_or0(s_csamul_cla24_fa13_13_or0)); and_gate and_gate_s_csamul_cla24_and14_13(.a(a[14]), .b(b[13]), .out(s_csamul_cla24_and14_13)); fa fa_s_csamul_cla24_fa14_13_out(.a(s_csamul_cla24_and14_13[0]), .b(s_csamul_cla24_fa15_12_xor1[0]), .cin(s_csamul_cla24_fa14_12_or0[0]), .fa_xor1(s_csamul_cla24_fa14_13_xor1), .fa_or0(s_csamul_cla24_fa14_13_or0)); and_gate and_gate_s_csamul_cla24_and15_13(.a(a[15]), .b(b[13]), .out(s_csamul_cla24_and15_13)); fa fa_s_csamul_cla24_fa15_13_out(.a(s_csamul_cla24_and15_13[0]), .b(s_csamul_cla24_fa16_12_xor1[0]), .cin(s_csamul_cla24_fa15_12_or0[0]), .fa_xor1(s_csamul_cla24_fa15_13_xor1), .fa_or0(s_csamul_cla24_fa15_13_or0)); and_gate and_gate_s_csamul_cla24_and16_13(.a(a[16]), .b(b[13]), .out(s_csamul_cla24_and16_13)); fa fa_s_csamul_cla24_fa16_13_out(.a(s_csamul_cla24_and16_13[0]), .b(s_csamul_cla24_fa17_12_xor1[0]), .cin(s_csamul_cla24_fa16_12_or0[0]), .fa_xor1(s_csamul_cla24_fa16_13_xor1), .fa_or0(s_csamul_cla24_fa16_13_or0)); and_gate and_gate_s_csamul_cla24_and17_13(.a(a[17]), .b(b[13]), .out(s_csamul_cla24_and17_13)); fa fa_s_csamul_cla24_fa17_13_out(.a(s_csamul_cla24_and17_13[0]), .b(s_csamul_cla24_fa18_12_xor1[0]), .cin(s_csamul_cla24_fa17_12_or0[0]), .fa_xor1(s_csamul_cla24_fa17_13_xor1), .fa_or0(s_csamul_cla24_fa17_13_or0)); and_gate and_gate_s_csamul_cla24_and18_13(.a(a[18]), .b(b[13]), .out(s_csamul_cla24_and18_13)); fa fa_s_csamul_cla24_fa18_13_out(.a(s_csamul_cla24_and18_13[0]), .b(s_csamul_cla24_fa19_12_xor1[0]), .cin(s_csamul_cla24_fa18_12_or0[0]), .fa_xor1(s_csamul_cla24_fa18_13_xor1), .fa_or0(s_csamul_cla24_fa18_13_or0)); and_gate and_gate_s_csamul_cla24_and19_13(.a(a[19]), .b(b[13]), .out(s_csamul_cla24_and19_13)); fa fa_s_csamul_cla24_fa19_13_out(.a(s_csamul_cla24_and19_13[0]), .b(s_csamul_cla24_fa20_12_xor1[0]), .cin(s_csamul_cla24_fa19_12_or0[0]), .fa_xor1(s_csamul_cla24_fa19_13_xor1), .fa_or0(s_csamul_cla24_fa19_13_or0)); and_gate and_gate_s_csamul_cla24_and20_13(.a(a[20]), .b(b[13]), .out(s_csamul_cla24_and20_13)); fa fa_s_csamul_cla24_fa20_13_out(.a(s_csamul_cla24_and20_13[0]), .b(s_csamul_cla24_fa21_12_xor1[0]), .cin(s_csamul_cla24_fa20_12_or0[0]), .fa_xor1(s_csamul_cla24_fa20_13_xor1), .fa_or0(s_csamul_cla24_fa20_13_or0)); and_gate and_gate_s_csamul_cla24_and21_13(.a(a[21]), .b(b[13]), .out(s_csamul_cla24_and21_13)); fa fa_s_csamul_cla24_fa21_13_out(.a(s_csamul_cla24_and21_13[0]), .b(s_csamul_cla24_fa22_12_xor1[0]), .cin(s_csamul_cla24_fa21_12_or0[0]), .fa_xor1(s_csamul_cla24_fa21_13_xor1), .fa_or0(s_csamul_cla24_fa21_13_or0)); and_gate and_gate_s_csamul_cla24_and22_13(.a(a[22]), .b(b[13]), .out(s_csamul_cla24_and22_13)); fa fa_s_csamul_cla24_fa22_13_out(.a(s_csamul_cla24_and22_13[0]), .b(s_csamul_cla24_ha23_12_xor0[0]), .cin(s_csamul_cla24_fa22_12_or0[0]), .fa_xor1(s_csamul_cla24_fa22_13_xor1), .fa_or0(s_csamul_cla24_fa22_13_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_13(.a(a[23]), .b(b[13]), .out(s_csamul_cla24_nand23_13)); ha ha_s_csamul_cla24_ha23_13_out(.a(s_csamul_cla24_nand23_13[0]), .b(s_csamul_cla24_ha23_12_and0[0]), .ha_xor0(s_csamul_cla24_ha23_13_xor0), .ha_and0(s_csamul_cla24_ha23_13_and0)); and_gate and_gate_s_csamul_cla24_and0_14(.a(a[0]), .b(b[14]), .out(s_csamul_cla24_and0_14)); fa fa_s_csamul_cla24_fa0_14_out(.a(s_csamul_cla24_and0_14[0]), .b(s_csamul_cla24_fa1_13_xor1[0]), .cin(s_csamul_cla24_fa0_13_or0[0]), .fa_xor1(s_csamul_cla24_fa0_14_xor1), .fa_or0(s_csamul_cla24_fa0_14_or0)); and_gate and_gate_s_csamul_cla24_and1_14(.a(a[1]), .b(b[14]), .out(s_csamul_cla24_and1_14)); fa fa_s_csamul_cla24_fa1_14_out(.a(s_csamul_cla24_and1_14[0]), .b(s_csamul_cla24_fa2_13_xor1[0]), .cin(s_csamul_cla24_fa1_13_or0[0]), .fa_xor1(s_csamul_cla24_fa1_14_xor1), .fa_or0(s_csamul_cla24_fa1_14_or0)); and_gate and_gate_s_csamul_cla24_and2_14(.a(a[2]), .b(b[14]), .out(s_csamul_cla24_and2_14)); fa fa_s_csamul_cla24_fa2_14_out(.a(s_csamul_cla24_and2_14[0]), .b(s_csamul_cla24_fa3_13_xor1[0]), .cin(s_csamul_cla24_fa2_13_or0[0]), .fa_xor1(s_csamul_cla24_fa2_14_xor1), .fa_or0(s_csamul_cla24_fa2_14_or0)); and_gate and_gate_s_csamul_cla24_and3_14(.a(a[3]), .b(b[14]), .out(s_csamul_cla24_and3_14)); fa fa_s_csamul_cla24_fa3_14_out(.a(s_csamul_cla24_and3_14[0]), .b(s_csamul_cla24_fa4_13_xor1[0]), .cin(s_csamul_cla24_fa3_13_or0[0]), .fa_xor1(s_csamul_cla24_fa3_14_xor1), .fa_or0(s_csamul_cla24_fa3_14_or0)); and_gate and_gate_s_csamul_cla24_and4_14(.a(a[4]), .b(b[14]), .out(s_csamul_cla24_and4_14)); fa fa_s_csamul_cla24_fa4_14_out(.a(s_csamul_cla24_and4_14[0]), .b(s_csamul_cla24_fa5_13_xor1[0]), .cin(s_csamul_cla24_fa4_13_or0[0]), .fa_xor1(s_csamul_cla24_fa4_14_xor1), .fa_or0(s_csamul_cla24_fa4_14_or0)); and_gate and_gate_s_csamul_cla24_and5_14(.a(a[5]), .b(b[14]), .out(s_csamul_cla24_and5_14)); fa fa_s_csamul_cla24_fa5_14_out(.a(s_csamul_cla24_and5_14[0]), .b(s_csamul_cla24_fa6_13_xor1[0]), .cin(s_csamul_cla24_fa5_13_or0[0]), .fa_xor1(s_csamul_cla24_fa5_14_xor1), .fa_or0(s_csamul_cla24_fa5_14_or0)); and_gate and_gate_s_csamul_cla24_and6_14(.a(a[6]), .b(b[14]), .out(s_csamul_cla24_and6_14)); fa fa_s_csamul_cla24_fa6_14_out(.a(s_csamul_cla24_and6_14[0]), .b(s_csamul_cla24_fa7_13_xor1[0]), .cin(s_csamul_cla24_fa6_13_or0[0]), .fa_xor1(s_csamul_cla24_fa6_14_xor1), .fa_or0(s_csamul_cla24_fa6_14_or0)); and_gate and_gate_s_csamul_cla24_and7_14(.a(a[7]), .b(b[14]), .out(s_csamul_cla24_and7_14)); fa fa_s_csamul_cla24_fa7_14_out(.a(s_csamul_cla24_and7_14[0]), .b(s_csamul_cla24_fa8_13_xor1[0]), .cin(s_csamul_cla24_fa7_13_or0[0]), .fa_xor1(s_csamul_cla24_fa7_14_xor1), .fa_or0(s_csamul_cla24_fa7_14_or0)); and_gate and_gate_s_csamul_cla24_and8_14(.a(a[8]), .b(b[14]), .out(s_csamul_cla24_and8_14)); fa fa_s_csamul_cla24_fa8_14_out(.a(s_csamul_cla24_and8_14[0]), .b(s_csamul_cla24_fa9_13_xor1[0]), .cin(s_csamul_cla24_fa8_13_or0[0]), .fa_xor1(s_csamul_cla24_fa8_14_xor1), .fa_or0(s_csamul_cla24_fa8_14_or0)); and_gate and_gate_s_csamul_cla24_and9_14(.a(a[9]), .b(b[14]), .out(s_csamul_cla24_and9_14)); fa fa_s_csamul_cla24_fa9_14_out(.a(s_csamul_cla24_and9_14[0]), .b(s_csamul_cla24_fa10_13_xor1[0]), .cin(s_csamul_cla24_fa9_13_or0[0]), .fa_xor1(s_csamul_cla24_fa9_14_xor1), .fa_or0(s_csamul_cla24_fa9_14_or0)); and_gate and_gate_s_csamul_cla24_and10_14(.a(a[10]), .b(b[14]), .out(s_csamul_cla24_and10_14)); fa fa_s_csamul_cla24_fa10_14_out(.a(s_csamul_cla24_and10_14[0]), .b(s_csamul_cla24_fa11_13_xor1[0]), .cin(s_csamul_cla24_fa10_13_or0[0]), .fa_xor1(s_csamul_cla24_fa10_14_xor1), .fa_or0(s_csamul_cla24_fa10_14_or0)); and_gate and_gate_s_csamul_cla24_and11_14(.a(a[11]), .b(b[14]), .out(s_csamul_cla24_and11_14)); fa fa_s_csamul_cla24_fa11_14_out(.a(s_csamul_cla24_and11_14[0]), .b(s_csamul_cla24_fa12_13_xor1[0]), .cin(s_csamul_cla24_fa11_13_or0[0]), .fa_xor1(s_csamul_cla24_fa11_14_xor1), .fa_or0(s_csamul_cla24_fa11_14_or0)); and_gate and_gate_s_csamul_cla24_and12_14(.a(a[12]), .b(b[14]), .out(s_csamul_cla24_and12_14)); fa fa_s_csamul_cla24_fa12_14_out(.a(s_csamul_cla24_and12_14[0]), .b(s_csamul_cla24_fa13_13_xor1[0]), .cin(s_csamul_cla24_fa12_13_or0[0]), .fa_xor1(s_csamul_cla24_fa12_14_xor1), .fa_or0(s_csamul_cla24_fa12_14_or0)); and_gate and_gate_s_csamul_cla24_and13_14(.a(a[13]), .b(b[14]), .out(s_csamul_cla24_and13_14)); fa fa_s_csamul_cla24_fa13_14_out(.a(s_csamul_cla24_and13_14[0]), .b(s_csamul_cla24_fa14_13_xor1[0]), .cin(s_csamul_cla24_fa13_13_or0[0]), .fa_xor1(s_csamul_cla24_fa13_14_xor1), .fa_or0(s_csamul_cla24_fa13_14_or0)); and_gate and_gate_s_csamul_cla24_and14_14(.a(a[14]), .b(b[14]), .out(s_csamul_cla24_and14_14)); fa fa_s_csamul_cla24_fa14_14_out(.a(s_csamul_cla24_and14_14[0]), .b(s_csamul_cla24_fa15_13_xor1[0]), .cin(s_csamul_cla24_fa14_13_or0[0]), .fa_xor1(s_csamul_cla24_fa14_14_xor1), .fa_or0(s_csamul_cla24_fa14_14_or0)); and_gate and_gate_s_csamul_cla24_and15_14(.a(a[15]), .b(b[14]), .out(s_csamul_cla24_and15_14)); fa fa_s_csamul_cla24_fa15_14_out(.a(s_csamul_cla24_and15_14[0]), .b(s_csamul_cla24_fa16_13_xor1[0]), .cin(s_csamul_cla24_fa15_13_or0[0]), .fa_xor1(s_csamul_cla24_fa15_14_xor1), .fa_or0(s_csamul_cla24_fa15_14_or0)); and_gate and_gate_s_csamul_cla24_and16_14(.a(a[16]), .b(b[14]), .out(s_csamul_cla24_and16_14)); fa fa_s_csamul_cla24_fa16_14_out(.a(s_csamul_cla24_and16_14[0]), .b(s_csamul_cla24_fa17_13_xor1[0]), .cin(s_csamul_cla24_fa16_13_or0[0]), .fa_xor1(s_csamul_cla24_fa16_14_xor1), .fa_or0(s_csamul_cla24_fa16_14_or0)); and_gate and_gate_s_csamul_cla24_and17_14(.a(a[17]), .b(b[14]), .out(s_csamul_cla24_and17_14)); fa fa_s_csamul_cla24_fa17_14_out(.a(s_csamul_cla24_and17_14[0]), .b(s_csamul_cla24_fa18_13_xor1[0]), .cin(s_csamul_cla24_fa17_13_or0[0]), .fa_xor1(s_csamul_cla24_fa17_14_xor1), .fa_or0(s_csamul_cla24_fa17_14_or0)); and_gate and_gate_s_csamul_cla24_and18_14(.a(a[18]), .b(b[14]), .out(s_csamul_cla24_and18_14)); fa fa_s_csamul_cla24_fa18_14_out(.a(s_csamul_cla24_and18_14[0]), .b(s_csamul_cla24_fa19_13_xor1[0]), .cin(s_csamul_cla24_fa18_13_or0[0]), .fa_xor1(s_csamul_cla24_fa18_14_xor1), .fa_or0(s_csamul_cla24_fa18_14_or0)); and_gate and_gate_s_csamul_cla24_and19_14(.a(a[19]), .b(b[14]), .out(s_csamul_cla24_and19_14)); fa fa_s_csamul_cla24_fa19_14_out(.a(s_csamul_cla24_and19_14[0]), .b(s_csamul_cla24_fa20_13_xor1[0]), .cin(s_csamul_cla24_fa19_13_or0[0]), .fa_xor1(s_csamul_cla24_fa19_14_xor1), .fa_or0(s_csamul_cla24_fa19_14_or0)); and_gate and_gate_s_csamul_cla24_and20_14(.a(a[20]), .b(b[14]), .out(s_csamul_cla24_and20_14)); fa fa_s_csamul_cla24_fa20_14_out(.a(s_csamul_cla24_and20_14[0]), .b(s_csamul_cla24_fa21_13_xor1[0]), .cin(s_csamul_cla24_fa20_13_or0[0]), .fa_xor1(s_csamul_cla24_fa20_14_xor1), .fa_or0(s_csamul_cla24_fa20_14_or0)); and_gate and_gate_s_csamul_cla24_and21_14(.a(a[21]), .b(b[14]), .out(s_csamul_cla24_and21_14)); fa fa_s_csamul_cla24_fa21_14_out(.a(s_csamul_cla24_and21_14[0]), .b(s_csamul_cla24_fa22_13_xor1[0]), .cin(s_csamul_cla24_fa21_13_or0[0]), .fa_xor1(s_csamul_cla24_fa21_14_xor1), .fa_or0(s_csamul_cla24_fa21_14_or0)); and_gate and_gate_s_csamul_cla24_and22_14(.a(a[22]), .b(b[14]), .out(s_csamul_cla24_and22_14)); fa fa_s_csamul_cla24_fa22_14_out(.a(s_csamul_cla24_and22_14[0]), .b(s_csamul_cla24_ha23_13_xor0[0]), .cin(s_csamul_cla24_fa22_13_or0[0]), .fa_xor1(s_csamul_cla24_fa22_14_xor1), .fa_or0(s_csamul_cla24_fa22_14_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_14(.a(a[23]), .b(b[14]), .out(s_csamul_cla24_nand23_14)); ha ha_s_csamul_cla24_ha23_14_out(.a(s_csamul_cla24_nand23_14[0]), .b(s_csamul_cla24_ha23_13_and0[0]), .ha_xor0(s_csamul_cla24_ha23_14_xor0), .ha_and0(s_csamul_cla24_ha23_14_and0)); and_gate and_gate_s_csamul_cla24_and0_15(.a(a[0]), .b(b[15]), .out(s_csamul_cla24_and0_15)); fa fa_s_csamul_cla24_fa0_15_out(.a(s_csamul_cla24_and0_15[0]), .b(s_csamul_cla24_fa1_14_xor1[0]), .cin(s_csamul_cla24_fa0_14_or0[0]), .fa_xor1(s_csamul_cla24_fa0_15_xor1), .fa_or0(s_csamul_cla24_fa0_15_or0)); and_gate and_gate_s_csamul_cla24_and1_15(.a(a[1]), .b(b[15]), .out(s_csamul_cla24_and1_15)); fa fa_s_csamul_cla24_fa1_15_out(.a(s_csamul_cla24_and1_15[0]), .b(s_csamul_cla24_fa2_14_xor1[0]), .cin(s_csamul_cla24_fa1_14_or0[0]), .fa_xor1(s_csamul_cla24_fa1_15_xor1), .fa_or0(s_csamul_cla24_fa1_15_or0)); and_gate and_gate_s_csamul_cla24_and2_15(.a(a[2]), .b(b[15]), .out(s_csamul_cla24_and2_15)); fa fa_s_csamul_cla24_fa2_15_out(.a(s_csamul_cla24_and2_15[0]), .b(s_csamul_cla24_fa3_14_xor1[0]), .cin(s_csamul_cla24_fa2_14_or0[0]), .fa_xor1(s_csamul_cla24_fa2_15_xor1), .fa_or0(s_csamul_cla24_fa2_15_or0)); and_gate and_gate_s_csamul_cla24_and3_15(.a(a[3]), .b(b[15]), .out(s_csamul_cla24_and3_15)); fa fa_s_csamul_cla24_fa3_15_out(.a(s_csamul_cla24_and3_15[0]), .b(s_csamul_cla24_fa4_14_xor1[0]), .cin(s_csamul_cla24_fa3_14_or0[0]), .fa_xor1(s_csamul_cla24_fa3_15_xor1), .fa_or0(s_csamul_cla24_fa3_15_or0)); and_gate and_gate_s_csamul_cla24_and4_15(.a(a[4]), .b(b[15]), .out(s_csamul_cla24_and4_15)); fa fa_s_csamul_cla24_fa4_15_out(.a(s_csamul_cla24_and4_15[0]), .b(s_csamul_cla24_fa5_14_xor1[0]), .cin(s_csamul_cla24_fa4_14_or0[0]), .fa_xor1(s_csamul_cla24_fa4_15_xor1), .fa_or0(s_csamul_cla24_fa4_15_or0)); and_gate and_gate_s_csamul_cla24_and5_15(.a(a[5]), .b(b[15]), .out(s_csamul_cla24_and5_15)); fa fa_s_csamul_cla24_fa5_15_out(.a(s_csamul_cla24_and5_15[0]), .b(s_csamul_cla24_fa6_14_xor1[0]), .cin(s_csamul_cla24_fa5_14_or0[0]), .fa_xor1(s_csamul_cla24_fa5_15_xor1), .fa_or0(s_csamul_cla24_fa5_15_or0)); and_gate and_gate_s_csamul_cla24_and6_15(.a(a[6]), .b(b[15]), .out(s_csamul_cla24_and6_15)); fa fa_s_csamul_cla24_fa6_15_out(.a(s_csamul_cla24_and6_15[0]), .b(s_csamul_cla24_fa7_14_xor1[0]), .cin(s_csamul_cla24_fa6_14_or0[0]), .fa_xor1(s_csamul_cla24_fa6_15_xor1), .fa_or0(s_csamul_cla24_fa6_15_or0)); and_gate and_gate_s_csamul_cla24_and7_15(.a(a[7]), .b(b[15]), .out(s_csamul_cla24_and7_15)); fa fa_s_csamul_cla24_fa7_15_out(.a(s_csamul_cla24_and7_15[0]), .b(s_csamul_cla24_fa8_14_xor1[0]), .cin(s_csamul_cla24_fa7_14_or0[0]), .fa_xor1(s_csamul_cla24_fa7_15_xor1), .fa_or0(s_csamul_cla24_fa7_15_or0)); and_gate and_gate_s_csamul_cla24_and8_15(.a(a[8]), .b(b[15]), .out(s_csamul_cla24_and8_15)); fa fa_s_csamul_cla24_fa8_15_out(.a(s_csamul_cla24_and8_15[0]), .b(s_csamul_cla24_fa9_14_xor1[0]), .cin(s_csamul_cla24_fa8_14_or0[0]), .fa_xor1(s_csamul_cla24_fa8_15_xor1), .fa_or0(s_csamul_cla24_fa8_15_or0)); and_gate and_gate_s_csamul_cla24_and9_15(.a(a[9]), .b(b[15]), .out(s_csamul_cla24_and9_15)); fa fa_s_csamul_cla24_fa9_15_out(.a(s_csamul_cla24_and9_15[0]), .b(s_csamul_cla24_fa10_14_xor1[0]), .cin(s_csamul_cla24_fa9_14_or0[0]), .fa_xor1(s_csamul_cla24_fa9_15_xor1), .fa_or0(s_csamul_cla24_fa9_15_or0)); and_gate and_gate_s_csamul_cla24_and10_15(.a(a[10]), .b(b[15]), .out(s_csamul_cla24_and10_15)); fa fa_s_csamul_cla24_fa10_15_out(.a(s_csamul_cla24_and10_15[0]), .b(s_csamul_cla24_fa11_14_xor1[0]), .cin(s_csamul_cla24_fa10_14_or0[0]), .fa_xor1(s_csamul_cla24_fa10_15_xor1), .fa_or0(s_csamul_cla24_fa10_15_or0)); and_gate and_gate_s_csamul_cla24_and11_15(.a(a[11]), .b(b[15]), .out(s_csamul_cla24_and11_15)); fa fa_s_csamul_cla24_fa11_15_out(.a(s_csamul_cla24_and11_15[0]), .b(s_csamul_cla24_fa12_14_xor1[0]), .cin(s_csamul_cla24_fa11_14_or0[0]), .fa_xor1(s_csamul_cla24_fa11_15_xor1), .fa_or0(s_csamul_cla24_fa11_15_or0)); and_gate and_gate_s_csamul_cla24_and12_15(.a(a[12]), .b(b[15]), .out(s_csamul_cla24_and12_15)); fa fa_s_csamul_cla24_fa12_15_out(.a(s_csamul_cla24_and12_15[0]), .b(s_csamul_cla24_fa13_14_xor1[0]), .cin(s_csamul_cla24_fa12_14_or0[0]), .fa_xor1(s_csamul_cla24_fa12_15_xor1), .fa_or0(s_csamul_cla24_fa12_15_or0)); and_gate and_gate_s_csamul_cla24_and13_15(.a(a[13]), .b(b[15]), .out(s_csamul_cla24_and13_15)); fa fa_s_csamul_cla24_fa13_15_out(.a(s_csamul_cla24_and13_15[0]), .b(s_csamul_cla24_fa14_14_xor1[0]), .cin(s_csamul_cla24_fa13_14_or0[0]), .fa_xor1(s_csamul_cla24_fa13_15_xor1), .fa_or0(s_csamul_cla24_fa13_15_or0)); and_gate and_gate_s_csamul_cla24_and14_15(.a(a[14]), .b(b[15]), .out(s_csamul_cla24_and14_15)); fa fa_s_csamul_cla24_fa14_15_out(.a(s_csamul_cla24_and14_15[0]), .b(s_csamul_cla24_fa15_14_xor1[0]), .cin(s_csamul_cla24_fa14_14_or0[0]), .fa_xor1(s_csamul_cla24_fa14_15_xor1), .fa_or0(s_csamul_cla24_fa14_15_or0)); and_gate and_gate_s_csamul_cla24_and15_15(.a(a[15]), .b(b[15]), .out(s_csamul_cla24_and15_15)); fa fa_s_csamul_cla24_fa15_15_out(.a(s_csamul_cla24_and15_15[0]), .b(s_csamul_cla24_fa16_14_xor1[0]), .cin(s_csamul_cla24_fa15_14_or0[0]), .fa_xor1(s_csamul_cla24_fa15_15_xor1), .fa_or0(s_csamul_cla24_fa15_15_or0)); and_gate and_gate_s_csamul_cla24_and16_15(.a(a[16]), .b(b[15]), .out(s_csamul_cla24_and16_15)); fa fa_s_csamul_cla24_fa16_15_out(.a(s_csamul_cla24_and16_15[0]), .b(s_csamul_cla24_fa17_14_xor1[0]), .cin(s_csamul_cla24_fa16_14_or0[0]), .fa_xor1(s_csamul_cla24_fa16_15_xor1), .fa_or0(s_csamul_cla24_fa16_15_or0)); and_gate and_gate_s_csamul_cla24_and17_15(.a(a[17]), .b(b[15]), .out(s_csamul_cla24_and17_15)); fa fa_s_csamul_cla24_fa17_15_out(.a(s_csamul_cla24_and17_15[0]), .b(s_csamul_cla24_fa18_14_xor1[0]), .cin(s_csamul_cla24_fa17_14_or0[0]), .fa_xor1(s_csamul_cla24_fa17_15_xor1), .fa_or0(s_csamul_cla24_fa17_15_or0)); and_gate and_gate_s_csamul_cla24_and18_15(.a(a[18]), .b(b[15]), .out(s_csamul_cla24_and18_15)); fa fa_s_csamul_cla24_fa18_15_out(.a(s_csamul_cla24_and18_15[0]), .b(s_csamul_cla24_fa19_14_xor1[0]), .cin(s_csamul_cla24_fa18_14_or0[0]), .fa_xor1(s_csamul_cla24_fa18_15_xor1), .fa_or0(s_csamul_cla24_fa18_15_or0)); and_gate and_gate_s_csamul_cla24_and19_15(.a(a[19]), .b(b[15]), .out(s_csamul_cla24_and19_15)); fa fa_s_csamul_cla24_fa19_15_out(.a(s_csamul_cla24_and19_15[0]), .b(s_csamul_cla24_fa20_14_xor1[0]), .cin(s_csamul_cla24_fa19_14_or0[0]), .fa_xor1(s_csamul_cla24_fa19_15_xor1), .fa_or0(s_csamul_cla24_fa19_15_or0)); and_gate and_gate_s_csamul_cla24_and20_15(.a(a[20]), .b(b[15]), .out(s_csamul_cla24_and20_15)); fa fa_s_csamul_cla24_fa20_15_out(.a(s_csamul_cla24_and20_15[0]), .b(s_csamul_cla24_fa21_14_xor1[0]), .cin(s_csamul_cla24_fa20_14_or0[0]), .fa_xor1(s_csamul_cla24_fa20_15_xor1), .fa_or0(s_csamul_cla24_fa20_15_or0)); and_gate and_gate_s_csamul_cla24_and21_15(.a(a[21]), .b(b[15]), .out(s_csamul_cla24_and21_15)); fa fa_s_csamul_cla24_fa21_15_out(.a(s_csamul_cla24_and21_15[0]), .b(s_csamul_cla24_fa22_14_xor1[0]), .cin(s_csamul_cla24_fa21_14_or0[0]), .fa_xor1(s_csamul_cla24_fa21_15_xor1), .fa_or0(s_csamul_cla24_fa21_15_or0)); and_gate and_gate_s_csamul_cla24_and22_15(.a(a[22]), .b(b[15]), .out(s_csamul_cla24_and22_15)); fa fa_s_csamul_cla24_fa22_15_out(.a(s_csamul_cla24_and22_15[0]), .b(s_csamul_cla24_ha23_14_xor0[0]), .cin(s_csamul_cla24_fa22_14_or0[0]), .fa_xor1(s_csamul_cla24_fa22_15_xor1), .fa_or0(s_csamul_cla24_fa22_15_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_15(.a(a[23]), .b(b[15]), .out(s_csamul_cla24_nand23_15)); ha ha_s_csamul_cla24_ha23_15_out(.a(s_csamul_cla24_nand23_15[0]), .b(s_csamul_cla24_ha23_14_and0[0]), .ha_xor0(s_csamul_cla24_ha23_15_xor0), .ha_and0(s_csamul_cla24_ha23_15_and0)); and_gate and_gate_s_csamul_cla24_and0_16(.a(a[0]), .b(b[16]), .out(s_csamul_cla24_and0_16)); fa fa_s_csamul_cla24_fa0_16_out(.a(s_csamul_cla24_and0_16[0]), .b(s_csamul_cla24_fa1_15_xor1[0]), .cin(s_csamul_cla24_fa0_15_or0[0]), .fa_xor1(s_csamul_cla24_fa0_16_xor1), .fa_or0(s_csamul_cla24_fa0_16_or0)); and_gate and_gate_s_csamul_cla24_and1_16(.a(a[1]), .b(b[16]), .out(s_csamul_cla24_and1_16)); fa fa_s_csamul_cla24_fa1_16_out(.a(s_csamul_cla24_and1_16[0]), .b(s_csamul_cla24_fa2_15_xor1[0]), .cin(s_csamul_cla24_fa1_15_or0[0]), .fa_xor1(s_csamul_cla24_fa1_16_xor1), .fa_or0(s_csamul_cla24_fa1_16_or0)); and_gate and_gate_s_csamul_cla24_and2_16(.a(a[2]), .b(b[16]), .out(s_csamul_cla24_and2_16)); fa fa_s_csamul_cla24_fa2_16_out(.a(s_csamul_cla24_and2_16[0]), .b(s_csamul_cla24_fa3_15_xor1[0]), .cin(s_csamul_cla24_fa2_15_or0[0]), .fa_xor1(s_csamul_cla24_fa2_16_xor1), .fa_or0(s_csamul_cla24_fa2_16_or0)); and_gate and_gate_s_csamul_cla24_and3_16(.a(a[3]), .b(b[16]), .out(s_csamul_cla24_and3_16)); fa fa_s_csamul_cla24_fa3_16_out(.a(s_csamul_cla24_and3_16[0]), .b(s_csamul_cla24_fa4_15_xor1[0]), .cin(s_csamul_cla24_fa3_15_or0[0]), .fa_xor1(s_csamul_cla24_fa3_16_xor1), .fa_or0(s_csamul_cla24_fa3_16_or0)); and_gate and_gate_s_csamul_cla24_and4_16(.a(a[4]), .b(b[16]), .out(s_csamul_cla24_and4_16)); fa fa_s_csamul_cla24_fa4_16_out(.a(s_csamul_cla24_and4_16[0]), .b(s_csamul_cla24_fa5_15_xor1[0]), .cin(s_csamul_cla24_fa4_15_or0[0]), .fa_xor1(s_csamul_cla24_fa4_16_xor1), .fa_or0(s_csamul_cla24_fa4_16_or0)); and_gate and_gate_s_csamul_cla24_and5_16(.a(a[5]), .b(b[16]), .out(s_csamul_cla24_and5_16)); fa fa_s_csamul_cla24_fa5_16_out(.a(s_csamul_cla24_and5_16[0]), .b(s_csamul_cla24_fa6_15_xor1[0]), .cin(s_csamul_cla24_fa5_15_or0[0]), .fa_xor1(s_csamul_cla24_fa5_16_xor1), .fa_or0(s_csamul_cla24_fa5_16_or0)); and_gate and_gate_s_csamul_cla24_and6_16(.a(a[6]), .b(b[16]), .out(s_csamul_cla24_and6_16)); fa fa_s_csamul_cla24_fa6_16_out(.a(s_csamul_cla24_and6_16[0]), .b(s_csamul_cla24_fa7_15_xor1[0]), .cin(s_csamul_cla24_fa6_15_or0[0]), .fa_xor1(s_csamul_cla24_fa6_16_xor1), .fa_or0(s_csamul_cla24_fa6_16_or0)); and_gate and_gate_s_csamul_cla24_and7_16(.a(a[7]), .b(b[16]), .out(s_csamul_cla24_and7_16)); fa fa_s_csamul_cla24_fa7_16_out(.a(s_csamul_cla24_and7_16[0]), .b(s_csamul_cla24_fa8_15_xor1[0]), .cin(s_csamul_cla24_fa7_15_or0[0]), .fa_xor1(s_csamul_cla24_fa7_16_xor1), .fa_or0(s_csamul_cla24_fa7_16_or0)); and_gate and_gate_s_csamul_cla24_and8_16(.a(a[8]), .b(b[16]), .out(s_csamul_cla24_and8_16)); fa fa_s_csamul_cla24_fa8_16_out(.a(s_csamul_cla24_and8_16[0]), .b(s_csamul_cla24_fa9_15_xor1[0]), .cin(s_csamul_cla24_fa8_15_or0[0]), .fa_xor1(s_csamul_cla24_fa8_16_xor1), .fa_or0(s_csamul_cla24_fa8_16_or0)); and_gate and_gate_s_csamul_cla24_and9_16(.a(a[9]), .b(b[16]), .out(s_csamul_cla24_and9_16)); fa fa_s_csamul_cla24_fa9_16_out(.a(s_csamul_cla24_and9_16[0]), .b(s_csamul_cla24_fa10_15_xor1[0]), .cin(s_csamul_cla24_fa9_15_or0[0]), .fa_xor1(s_csamul_cla24_fa9_16_xor1), .fa_or0(s_csamul_cla24_fa9_16_or0)); and_gate and_gate_s_csamul_cla24_and10_16(.a(a[10]), .b(b[16]), .out(s_csamul_cla24_and10_16)); fa fa_s_csamul_cla24_fa10_16_out(.a(s_csamul_cla24_and10_16[0]), .b(s_csamul_cla24_fa11_15_xor1[0]), .cin(s_csamul_cla24_fa10_15_or0[0]), .fa_xor1(s_csamul_cla24_fa10_16_xor1), .fa_or0(s_csamul_cla24_fa10_16_or0)); and_gate and_gate_s_csamul_cla24_and11_16(.a(a[11]), .b(b[16]), .out(s_csamul_cla24_and11_16)); fa fa_s_csamul_cla24_fa11_16_out(.a(s_csamul_cla24_and11_16[0]), .b(s_csamul_cla24_fa12_15_xor1[0]), .cin(s_csamul_cla24_fa11_15_or0[0]), .fa_xor1(s_csamul_cla24_fa11_16_xor1), .fa_or0(s_csamul_cla24_fa11_16_or0)); and_gate and_gate_s_csamul_cla24_and12_16(.a(a[12]), .b(b[16]), .out(s_csamul_cla24_and12_16)); fa fa_s_csamul_cla24_fa12_16_out(.a(s_csamul_cla24_and12_16[0]), .b(s_csamul_cla24_fa13_15_xor1[0]), .cin(s_csamul_cla24_fa12_15_or0[0]), .fa_xor1(s_csamul_cla24_fa12_16_xor1), .fa_or0(s_csamul_cla24_fa12_16_or0)); and_gate and_gate_s_csamul_cla24_and13_16(.a(a[13]), .b(b[16]), .out(s_csamul_cla24_and13_16)); fa fa_s_csamul_cla24_fa13_16_out(.a(s_csamul_cla24_and13_16[0]), .b(s_csamul_cla24_fa14_15_xor1[0]), .cin(s_csamul_cla24_fa13_15_or0[0]), .fa_xor1(s_csamul_cla24_fa13_16_xor1), .fa_or0(s_csamul_cla24_fa13_16_or0)); and_gate and_gate_s_csamul_cla24_and14_16(.a(a[14]), .b(b[16]), .out(s_csamul_cla24_and14_16)); fa fa_s_csamul_cla24_fa14_16_out(.a(s_csamul_cla24_and14_16[0]), .b(s_csamul_cla24_fa15_15_xor1[0]), .cin(s_csamul_cla24_fa14_15_or0[0]), .fa_xor1(s_csamul_cla24_fa14_16_xor1), .fa_or0(s_csamul_cla24_fa14_16_or0)); and_gate and_gate_s_csamul_cla24_and15_16(.a(a[15]), .b(b[16]), .out(s_csamul_cla24_and15_16)); fa fa_s_csamul_cla24_fa15_16_out(.a(s_csamul_cla24_and15_16[0]), .b(s_csamul_cla24_fa16_15_xor1[0]), .cin(s_csamul_cla24_fa15_15_or0[0]), .fa_xor1(s_csamul_cla24_fa15_16_xor1), .fa_or0(s_csamul_cla24_fa15_16_or0)); and_gate and_gate_s_csamul_cla24_and16_16(.a(a[16]), .b(b[16]), .out(s_csamul_cla24_and16_16)); fa fa_s_csamul_cla24_fa16_16_out(.a(s_csamul_cla24_and16_16[0]), .b(s_csamul_cla24_fa17_15_xor1[0]), .cin(s_csamul_cla24_fa16_15_or0[0]), .fa_xor1(s_csamul_cla24_fa16_16_xor1), .fa_or0(s_csamul_cla24_fa16_16_or0)); and_gate and_gate_s_csamul_cla24_and17_16(.a(a[17]), .b(b[16]), .out(s_csamul_cla24_and17_16)); fa fa_s_csamul_cla24_fa17_16_out(.a(s_csamul_cla24_and17_16[0]), .b(s_csamul_cla24_fa18_15_xor1[0]), .cin(s_csamul_cla24_fa17_15_or0[0]), .fa_xor1(s_csamul_cla24_fa17_16_xor1), .fa_or0(s_csamul_cla24_fa17_16_or0)); and_gate and_gate_s_csamul_cla24_and18_16(.a(a[18]), .b(b[16]), .out(s_csamul_cla24_and18_16)); fa fa_s_csamul_cla24_fa18_16_out(.a(s_csamul_cla24_and18_16[0]), .b(s_csamul_cla24_fa19_15_xor1[0]), .cin(s_csamul_cla24_fa18_15_or0[0]), .fa_xor1(s_csamul_cla24_fa18_16_xor1), .fa_or0(s_csamul_cla24_fa18_16_or0)); and_gate and_gate_s_csamul_cla24_and19_16(.a(a[19]), .b(b[16]), .out(s_csamul_cla24_and19_16)); fa fa_s_csamul_cla24_fa19_16_out(.a(s_csamul_cla24_and19_16[0]), .b(s_csamul_cla24_fa20_15_xor1[0]), .cin(s_csamul_cla24_fa19_15_or0[0]), .fa_xor1(s_csamul_cla24_fa19_16_xor1), .fa_or0(s_csamul_cla24_fa19_16_or0)); and_gate and_gate_s_csamul_cla24_and20_16(.a(a[20]), .b(b[16]), .out(s_csamul_cla24_and20_16)); fa fa_s_csamul_cla24_fa20_16_out(.a(s_csamul_cla24_and20_16[0]), .b(s_csamul_cla24_fa21_15_xor1[0]), .cin(s_csamul_cla24_fa20_15_or0[0]), .fa_xor1(s_csamul_cla24_fa20_16_xor1), .fa_or0(s_csamul_cla24_fa20_16_or0)); and_gate and_gate_s_csamul_cla24_and21_16(.a(a[21]), .b(b[16]), .out(s_csamul_cla24_and21_16)); fa fa_s_csamul_cla24_fa21_16_out(.a(s_csamul_cla24_and21_16[0]), .b(s_csamul_cla24_fa22_15_xor1[0]), .cin(s_csamul_cla24_fa21_15_or0[0]), .fa_xor1(s_csamul_cla24_fa21_16_xor1), .fa_or0(s_csamul_cla24_fa21_16_or0)); and_gate and_gate_s_csamul_cla24_and22_16(.a(a[22]), .b(b[16]), .out(s_csamul_cla24_and22_16)); fa fa_s_csamul_cla24_fa22_16_out(.a(s_csamul_cla24_and22_16[0]), .b(s_csamul_cla24_ha23_15_xor0[0]), .cin(s_csamul_cla24_fa22_15_or0[0]), .fa_xor1(s_csamul_cla24_fa22_16_xor1), .fa_or0(s_csamul_cla24_fa22_16_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_16(.a(a[23]), .b(b[16]), .out(s_csamul_cla24_nand23_16)); ha ha_s_csamul_cla24_ha23_16_out(.a(s_csamul_cla24_nand23_16[0]), .b(s_csamul_cla24_ha23_15_and0[0]), .ha_xor0(s_csamul_cla24_ha23_16_xor0), .ha_and0(s_csamul_cla24_ha23_16_and0)); and_gate and_gate_s_csamul_cla24_and0_17(.a(a[0]), .b(b[17]), .out(s_csamul_cla24_and0_17)); fa fa_s_csamul_cla24_fa0_17_out(.a(s_csamul_cla24_and0_17[0]), .b(s_csamul_cla24_fa1_16_xor1[0]), .cin(s_csamul_cla24_fa0_16_or0[0]), .fa_xor1(s_csamul_cla24_fa0_17_xor1), .fa_or0(s_csamul_cla24_fa0_17_or0)); and_gate and_gate_s_csamul_cla24_and1_17(.a(a[1]), .b(b[17]), .out(s_csamul_cla24_and1_17)); fa fa_s_csamul_cla24_fa1_17_out(.a(s_csamul_cla24_and1_17[0]), .b(s_csamul_cla24_fa2_16_xor1[0]), .cin(s_csamul_cla24_fa1_16_or0[0]), .fa_xor1(s_csamul_cla24_fa1_17_xor1), .fa_or0(s_csamul_cla24_fa1_17_or0)); and_gate and_gate_s_csamul_cla24_and2_17(.a(a[2]), .b(b[17]), .out(s_csamul_cla24_and2_17)); fa fa_s_csamul_cla24_fa2_17_out(.a(s_csamul_cla24_and2_17[0]), .b(s_csamul_cla24_fa3_16_xor1[0]), .cin(s_csamul_cla24_fa2_16_or0[0]), .fa_xor1(s_csamul_cla24_fa2_17_xor1), .fa_or0(s_csamul_cla24_fa2_17_or0)); and_gate and_gate_s_csamul_cla24_and3_17(.a(a[3]), .b(b[17]), .out(s_csamul_cla24_and3_17)); fa fa_s_csamul_cla24_fa3_17_out(.a(s_csamul_cla24_and3_17[0]), .b(s_csamul_cla24_fa4_16_xor1[0]), .cin(s_csamul_cla24_fa3_16_or0[0]), .fa_xor1(s_csamul_cla24_fa3_17_xor1), .fa_or0(s_csamul_cla24_fa3_17_or0)); and_gate and_gate_s_csamul_cla24_and4_17(.a(a[4]), .b(b[17]), .out(s_csamul_cla24_and4_17)); fa fa_s_csamul_cla24_fa4_17_out(.a(s_csamul_cla24_and4_17[0]), .b(s_csamul_cla24_fa5_16_xor1[0]), .cin(s_csamul_cla24_fa4_16_or0[0]), .fa_xor1(s_csamul_cla24_fa4_17_xor1), .fa_or0(s_csamul_cla24_fa4_17_or0)); and_gate and_gate_s_csamul_cla24_and5_17(.a(a[5]), .b(b[17]), .out(s_csamul_cla24_and5_17)); fa fa_s_csamul_cla24_fa5_17_out(.a(s_csamul_cla24_and5_17[0]), .b(s_csamul_cla24_fa6_16_xor1[0]), .cin(s_csamul_cla24_fa5_16_or0[0]), .fa_xor1(s_csamul_cla24_fa5_17_xor1), .fa_or0(s_csamul_cla24_fa5_17_or0)); and_gate and_gate_s_csamul_cla24_and6_17(.a(a[6]), .b(b[17]), .out(s_csamul_cla24_and6_17)); fa fa_s_csamul_cla24_fa6_17_out(.a(s_csamul_cla24_and6_17[0]), .b(s_csamul_cla24_fa7_16_xor1[0]), .cin(s_csamul_cla24_fa6_16_or0[0]), .fa_xor1(s_csamul_cla24_fa6_17_xor1), .fa_or0(s_csamul_cla24_fa6_17_or0)); and_gate and_gate_s_csamul_cla24_and7_17(.a(a[7]), .b(b[17]), .out(s_csamul_cla24_and7_17)); fa fa_s_csamul_cla24_fa7_17_out(.a(s_csamul_cla24_and7_17[0]), .b(s_csamul_cla24_fa8_16_xor1[0]), .cin(s_csamul_cla24_fa7_16_or0[0]), .fa_xor1(s_csamul_cla24_fa7_17_xor1), .fa_or0(s_csamul_cla24_fa7_17_or0)); and_gate and_gate_s_csamul_cla24_and8_17(.a(a[8]), .b(b[17]), .out(s_csamul_cla24_and8_17)); fa fa_s_csamul_cla24_fa8_17_out(.a(s_csamul_cla24_and8_17[0]), .b(s_csamul_cla24_fa9_16_xor1[0]), .cin(s_csamul_cla24_fa8_16_or0[0]), .fa_xor1(s_csamul_cla24_fa8_17_xor1), .fa_or0(s_csamul_cla24_fa8_17_or0)); and_gate and_gate_s_csamul_cla24_and9_17(.a(a[9]), .b(b[17]), .out(s_csamul_cla24_and9_17)); fa fa_s_csamul_cla24_fa9_17_out(.a(s_csamul_cla24_and9_17[0]), .b(s_csamul_cla24_fa10_16_xor1[0]), .cin(s_csamul_cla24_fa9_16_or0[0]), .fa_xor1(s_csamul_cla24_fa9_17_xor1), .fa_or0(s_csamul_cla24_fa9_17_or0)); and_gate and_gate_s_csamul_cla24_and10_17(.a(a[10]), .b(b[17]), .out(s_csamul_cla24_and10_17)); fa fa_s_csamul_cla24_fa10_17_out(.a(s_csamul_cla24_and10_17[0]), .b(s_csamul_cla24_fa11_16_xor1[0]), .cin(s_csamul_cla24_fa10_16_or0[0]), .fa_xor1(s_csamul_cla24_fa10_17_xor1), .fa_or0(s_csamul_cla24_fa10_17_or0)); and_gate and_gate_s_csamul_cla24_and11_17(.a(a[11]), .b(b[17]), .out(s_csamul_cla24_and11_17)); fa fa_s_csamul_cla24_fa11_17_out(.a(s_csamul_cla24_and11_17[0]), .b(s_csamul_cla24_fa12_16_xor1[0]), .cin(s_csamul_cla24_fa11_16_or0[0]), .fa_xor1(s_csamul_cla24_fa11_17_xor1), .fa_or0(s_csamul_cla24_fa11_17_or0)); and_gate and_gate_s_csamul_cla24_and12_17(.a(a[12]), .b(b[17]), .out(s_csamul_cla24_and12_17)); fa fa_s_csamul_cla24_fa12_17_out(.a(s_csamul_cla24_and12_17[0]), .b(s_csamul_cla24_fa13_16_xor1[0]), .cin(s_csamul_cla24_fa12_16_or0[0]), .fa_xor1(s_csamul_cla24_fa12_17_xor1), .fa_or0(s_csamul_cla24_fa12_17_or0)); and_gate and_gate_s_csamul_cla24_and13_17(.a(a[13]), .b(b[17]), .out(s_csamul_cla24_and13_17)); fa fa_s_csamul_cla24_fa13_17_out(.a(s_csamul_cla24_and13_17[0]), .b(s_csamul_cla24_fa14_16_xor1[0]), .cin(s_csamul_cla24_fa13_16_or0[0]), .fa_xor1(s_csamul_cla24_fa13_17_xor1), .fa_or0(s_csamul_cla24_fa13_17_or0)); and_gate and_gate_s_csamul_cla24_and14_17(.a(a[14]), .b(b[17]), .out(s_csamul_cla24_and14_17)); fa fa_s_csamul_cla24_fa14_17_out(.a(s_csamul_cla24_and14_17[0]), .b(s_csamul_cla24_fa15_16_xor1[0]), .cin(s_csamul_cla24_fa14_16_or0[0]), .fa_xor1(s_csamul_cla24_fa14_17_xor1), .fa_or0(s_csamul_cla24_fa14_17_or0)); and_gate and_gate_s_csamul_cla24_and15_17(.a(a[15]), .b(b[17]), .out(s_csamul_cla24_and15_17)); fa fa_s_csamul_cla24_fa15_17_out(.a(s_csamul_cla24_and15_17[0]), .b(s_csamul_cla24_fa16_16_xor1[0]), .cin(s_csamul_cla24_fa15_16_or0[0]), .fa_xor1(s_csamul_cla24_fa15_17_xor1), .fa_or0(s_csamul_cla24_fa15_17_or0)); and_gate and_gate_s_csamul_cla24_and16_17(.a(a[16]), .b(b[17]), .out(s_csamul_cla24_and16_17)); fa fa_s_csamul_cla24_fa16_17_out(.a(s_csamul_cla24_and16_17[0]), .b(s_csamul_cla24_fa17_16_xor1[0]), .cin(s_csamul_cla24_fa16_16_or0[0]), .fa_xor1(s_csamul_cla24_fa16_17_xor1), .fa_or0(s_csamul_cla24_fa16_17_or0)); and_gate and_gate_s_csamul_cla24_and17_17(.a(a[17]), .b(b[17]), .out(s_csamul_cla24_and17_17)); fa fa_s_csamul_cla24_fa17_17_out(.a(s_csamul_cla24_and17_17[0]), .b(s_csamul_cla24_fa18_16_xor1[0]), .cin(s_csamul_cla24_fa17_16_or0[0]), .fa_xor1(s_csamul_cla24_fa17_17_xor1), .fa_or0(s_csamul_cla24_fa17_17_or0)); and_gate and_gate_s_csamul_cla24_and18_17(.a(a[18]), .b(b[17]), .out(s_csamul_cla24_and18_17)); fa fa_s_csamul_cla24_fa18_17_out(.a(s_csamul_cla24_and18_17[0]), .b(s_csamul_cla24_fa19_16_xor1[0]), .cin(s_csamul_cla24_fa18_16_or0[0]), .fa_xor1(s_csamul_cla24_fa18_17_xor1), .fa_or0(s_csamul_cla24_fa18_17_or0)); and_gate and_gate_s_csamul_cla24_and19_17(.a(a[19]), .b(b[17]), .out(s_csamul_cla24_and19_17)); fa fa_s_csamul_cla24_fa19_17_out(.a(s_csamul_cla24_and19_17[0]), .b(s_csamul_cla24_fa20_16_xor1[0]), .cin(s_csamul_cla24_fa19_16_or0[0]), .fa_xor1(s_csamul_cla24_fa19_17_xor1), .fa_or0(s_csamul_cla24_fa19_17_or0)); and_gate and_gate_s_csamul_cla24_and20_17(.a(a[20]), .b(b[17]), .out(s_csamul_cla24_and20_17)); fa fa_s_csamul_cla24_fa20_17_out(.a(s_csamul_cla24_and20_17[0]), .b(s_csamul_cla24_fa21_16_xor1[0]), .cin(s_csamul_cla24_fa20_16_or0[0]), .fa_xor1(s_csamul_cla24_fa20_17_xor1), .fa_or0(s_csamul_cla24_fa20_17_or0)); and_gate and_gate_s_csamul_cla24_and21_17(.a(a[21]), .b(b[17]), .out(s_csamul_cla24_and21_17)); fa fa_s_csamul_cla24_fa21_17_out(.a(s_csamul_cla24_and21_17[0]), .b(s_csamul_cla24_fa22_16_xor1[0]), .cin(s_csamul_cla24_fa21_16_or0[0]), .fa_xor1(s_csamul_cla24_fa21_17_xor1), .fa_or0(s_csamul_cla24_fa21_17_or0)); and_gate and_gate_s_csamul_cla24_and22_17(.a(a[22]), .b(b[17]), .out(s_csamul_cla24_and22_17)); fa fa_s_csamul_cla24_fa22_17_out(.a(s_csamul_cla24_and22_17[0]), .b(s_csamul_cla24_ha23_16_xor0[0]), .cin(s_csamul_cla24_fa22_16_or0[0]), .fa_xor1(s_csamul_cla24_fa22_17_xor1), .fa_or0(s_csamul_cla24_fa22_17_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_17(.a(a[23]), .b(b[17]), .out(s_csamul_cla24_nand23_17)); ha ha_s_csamul_cla24_ha23_17_out(.a(s_csamul_cla24_nand23_17[0]), .b(s_csamul_cla24_ha23_16_and0[0]), .ha_xor0(s_csamul_cla24_ha23_17_xor0), .ha_and0(s_csamul_cla24_ha23_17_and0)); and_gate and_gate_s_csamul_cla24_and0_18(.a(a[0]), .b(b[18]), .out(s_csamul_cla24_and0_18)); fa fa_s_csamul_cla24_fa0_18_out(.a(s_csamul_cla24_and0_18[0]), .b(s_csamul_cla24_fa1_17_xor1[0]), .cin(s_csamul_cla24_fa0_17_or0[0]), .fa_xor1(s_csamul_cla24_fa0_18_xor1), .fa_or0(s_csamul_cla24_fa0_18_or0)); and_gate and_gate_s_csamul_cla24_and1_18(.a(a[1]), .b(b[18]), .out(s_csamul_cla24_and1_18)); fa fa_s_csamul_cla24_fa1_18_out(.a(s_csamul_cla24_and1_18[0]), .b(s_csamul_cla24_fa2_17_xor1[0]), .cin(s_csamul_cla24_fa1_17_or0[0]), .fa_xor1(s_csamul_cla24_fa1_18_xor1), .fa_or0(s_csamul_cla24_fa1_18_or0)); and_gate and_gate_s_csamul_cla24_and2_18(.a(a[2]), .b(b[18]), .out(s_csamul_cla24_and2_18)); fa fa_s_csamul_cla24_fa2_18_out(.a(s_csamul_cla24_and2_18[0]), .b(s_csamul_cla24_fa3_17_xor1[0]), .cin(s_csamul_cla24_fa2_17_or0[0]), .fa_xor1(s_csamul_cla24_fa2_18_xor1), .fa_or0(s_csamul_cla24_fa2_18_or0)); and_gate and_gate_s_csamul_cla24_and3_18(.a(a[3]), .b(b[18]), .out(s_csamul_cla24_and3_18)); fa fa_s_csamul_cla24_fa3_18_out(.a(s_csamul_cla24_and3_18[0]), .b(s_csamul_cla24_fa4_17_xor1[0]), .cin(s_csamul_cla24_fa3_17_or0[0]), .fa_xor1(s_csamul_cla24_fa3_18_xor1), .fa_or0(s_csamul_cla24_fa3_18_or0)); and_gate and_gate_s_csamul_cla24_and4_18(.a(a[4]), .b(b[18]), .out(s_csamul_cla24_and4_18)); fa fa_s_csamul_cla24_fa4_18_out(.a(s_csamul_cla24_and4_18[0]), .b(s_csamul_cla24_fa5_17_xor1[0]), .cin(s_csamul_cla24_fa4_17_or0[0]), .fa_xor1(s_csamul_cla24_fa4_18_xor1), .fa_or0(s_csamul_cla24_fa4_18_or0)); and_gate and_gate_s_csamul_cla24_and5_18(.a(a[5]), .b(b[18]), .out(s_csamul_cla24_and5_18)); fa fa_s_csamul_cla24_fa5_18_out(.a(s_csamul_cla24_and5_18[0]), .b(s_csamul_cla24_fa6_17_xor1[0]), .cin(s_csamul_cla24_fa5_17_or0[0]), .fa_xor1(s_csamul_cla24_fa5_18_xor1), .fa_or0(s_csamul_cla24_fa5_18_or0)); and_gate and_gate_s_csamul_cla24_and6_18(.a(a[6]), .b(b[18]), .out(s_csamul_cla24_and6_18)); fa fa_s_csamul_cla24_fa6_18_out(.a(s_csamul_cla24_and6_18[0]), .b(s_csamul_cla24_fa7_17_xor1[0]), .cin(s_csamul_cla24_fa6_17_or0[0]), .fa_xor1(s_csamul_cla24_fa6_18_xor1), .fa_or0(s_csamul_cla24_fa6_18_or0)); and_gate and_gate_s_csamul_cla24_and7_18(.a(a[7]), .b(b[18]), .out(s_csamul_cla24_and7_18)); fa fa_s_csamul_cla24_fa7_18_out(.a(s_csamul_cla24_and7_18[0]), .b(s_csamul_cla24_fa8_17_xor1[0]), .cin(s_csamul_cla24_fa7_17_or0[0]), .fa_xor1(s_csamul_cla24_fa7_18_xor1), .fa_or0(s_csamul_cla24_fa7_18_or0)); and_gate and_gate_s_csamul_cla24_and8_18(.a(a[8]), .b(b[18]), .out(s_csamul_cla24_and8_18)); fa fa_s_csamul_cla24_fa8_18_out(.a(s_csamul_cla24_and8_18[0]), .b(s_csamul_cla24_fa9_17_xor1[0]), .cin(s_csamul_cla24_fa8_17_or0[0]), .fa_xor1(s_csamul_cla24_fa8_18_xor1), .fa_or0(s_csamul_cla24_fa8_18_or0)); and_gate and_gate_s_csamul_cla24_and9_18(.a(a[9]), .b(b[18]), .out(s_csamul_cla24_and9_18)); fa fa_s_csamul_cla24_fa9_18_out(.a(s_csamul_cla24_and9_18[0]), .b(s_csamul_cla24_fa10_17_xor1[0]), .cin(s_csamul_cla24_fa9_17_or0[0]), .fa_xor1(s_csamul_cla24_fa9_18_xor1), .fa_or0(s_csamul_cla24_fa9_18_or0)); and_gate and_gate_s_csamul_cla24_and10_18(.a(a[10]), .b(b[18]), .out(s_csamul_cla24_and10_18)); fa fa_s_csamul_cla24_fa10_18_out(.a(s_csamul_cla24_and10_18[0]), .b(s_csamul_cla24_fa11_17_xor1[0]), .cin(s_csamul_cla24_fa10_17_or0[0]), .fa_xor1(s_csamul_cla24_fa10_18_xor1), .fa_or0(s_csamul_cla24_fa10_18_or0)); and_gate and_gate_s_csamul_cla24_and11_18(.a(a[11]), .b(b[18]), .out(s_csamul_cla24_and11_18)); fa fa_s_csamul_cla24_fa11_18_out(.a(s_csamul_cla24_and11_18[0]), .b(s_csamul_cla24_fa12_17_xor1[0]), .cin(s_csamul_cla24_fa11_17_or0[0]), .fa_xor1(s_csamul_cla24_fa11_18_xor1), .fa_or0(s_csamul_cla24_fa11_18_or0)); and_gate and_gate_s_csamul_cla24_and12_18(.a(a[12]), .b(b[18]), .out(s_csamul_cla24_and12_18)); fa fa_s_csamul_cla24_fa12_18_out(.a(s_csamul_cla24_and12_18[0]), .b(s_csamul_cla24_fa13_17_xor1[0]), .cin(s_csamul_cla24_fa12_17_or0[0]), .fa_xor1(s_csamul_cla24_fa12_18_xor1), .fa_or0(s_csamul_cla24_fa12_18_or0)); and_gate and_gate_s_csamul_cla24_and13_18(.a(a[13]), .b(b[18]), .out(s_csamul_cla24_and13_18)); fa fa_s_csamul_cla24_fa13_18_out(.a(s_csamul_cla24_and13_18[0]), .b(s_csamul_cla24_fa14_17_xor1[0]), .cin(s_csamul_cla24_fa13_17_or0[0]), .fa_xor1(s_csamul_cla24_fa13_18_xor1), .fa_or0(s_csamul_cla24_fa13_18_or0)); and_gate and_gate_s_csamul_cla24_and14_18(.a(a[14]), .b(b[18]), .out(s_csamul_cla24_and14_18)); fa fa_s_csamul_cla24_fa14_18_out(.a(s_csamul_cla24_and14_18[0]), .b(s_csamul_cla24_fa15_17_xor1[0]), .cin(s_csamul_cla24_fa14_17_or0[0]), .fa_xor1(s_csamul_cla24_fa14_18_xor1), .fa_or0(s_csamul_cla24_fa14_18_or0)); and_gate and_gate_s_csamul_cla24_and15_18(.a(a[15]), .b(b[18]), .out(s_csamul_cla24_and15_18)); fa fa_s_csamul_cla24_fa15_18_out(.a(s_csamul_cla24_and15_18[0]), .b(s_csamul_cla24_fa16_17_xor1[0]), .cin(s_csamul_cla24_fa15_17_or0[0]), .fa_xor1(s_csamul_cla24_fa15_18_xor1), .fa_or0(s_csamul_cla24_fa15_18_or0)); and_gate and_gate_s_csamul_cla24_and16_18(.a(a[16]), .b(b[18]), .out(s_csamul_cla24_and16_18)); fa fa_s_csamul_cla24_fa16_18_out(.a(s_csamul_cla24_and16_18[0]), .b(s_csamul_cla24_fa17_17_xor1[0]), .cin(s_csamul_cla24_fa16_17_or0[0]), .fa_xor1(s_csamul_cla24_fa16_18_xor1), .fa_or0(s_csamul_cla24_fa16_18_or0)); and_gate and_gate_s_csamul_cla24_and17_18(.a(a[17]), .b(b[18]), .out(s_csamul_cla24_and17_18)); fa fa_s_csamul_cla24_fa17_18_out(.a(s_csamul_cla24_and17_18[0]), .b(s_csamul_cla24_fa18_17_xor1[0]), .cin(s_csamul_cla24_fa17_17_or0[0]), .fa_xor1(s_csamul_cla24_fa17_18_xor1), .fa_or0(s_csamul_cla24_fa17_18_or0)); and_gate and_gate_s_csamul_cla24_and18_18(.a(a[18]), .b(b[18]), .out(s_csamul_cla24_and18_18)); fa fa_s_csamul_cla24_fa18_18_out(.a(s_csamul_cla24_and18_18[0]), .b(s_csamul_cla24_fa19_17_xor1[0]), .cin(s_csamul_cla24_fa18_17_or0[0]), .fa_xor1(s_csamul_cla24_fa18_18_xor1), .fa_or0(s_csamul_cla24_fa18_18_or0)); and_gate and_gate_s_csamul_cla24_and19_18(.a(a[19]), .b(b[18]), .out(s_csamul_cla24_and19_18)); fa fa_s_csamul_cla24_fa19_18_out(.a(s_csamul_cla24_and19_18[0]), .b(s_csamul_cla24_fa20_17_xor1[0]), .cin(s_csamul_cla24_fa19_17_or0[0]), .fa_xor1(s_csamul_cla24_fa19_18_xor1), .fa_or0(s_csamul_cla24_fa19_18_or0)); and_gate and_gate_s_csamul_cla24_and20_18(.a(a[20]), .b(b[18]), .out(s_csamul_cla24_and20_18)); fa fa_s_csamul_cla24_fa20_18_out(.a(s_csamul_cla24_and20_18[0]), .b(s_csamul_cla24_fa21_17_xor1[0]), .cin(s_csamul_cla24_fa20_17_or0[0]), .fa_xor1(s_csamul_cla24_fa20_18_xor1), .fa_or0(s_csamul_cla24_fa20_18_or0)); and_gate and_gate_s_csamul_cla24_and21_18(.a(a[21]), .b(b[18]), .out(s_csamul_cla24_and21_18)); fa fa_s_csamul_cla24_fa21_18_out(.a(s_csamul_cla24_and21_18[0]), .b(s_csamul_cla24_fa22_17_xor1[0]), .cin(s_csamul_cla24_fa21_17_or0[0]), .fa_xor1(s_csamul_cla24_fa21_18_xor1), .fa_or0(s_csamul_cla24_fa21_18_or0)); and_gate and_gate_s_csamul_cla24_and22_18(.a(a[22]), .b(b[18]), .out(s_csamul_cla24_and22_18)); fa fa_s_csamul_cla24_fa22_18_out(.a(s_csamul_cla24_and22_18[0]), .b(s_csamul_cla24_ha23_17_xor0[0]), .cin(s_csamul_cla24_fa22_17_or0[0]), .fa_xor1(s_csamul_cla24_fa22_18_xor1), .fa_or0(s_csamul_cla24_fa22_18_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_18(.a(a[23]), .b(b[18]), .out(s_csamul_cla24_nand23_18)); ha ha_s_csamul_cla24_ha23_18_out(.a(s_csamul_cla24_nand23_18[0]), .b(s_csamul_cla24_ha23_17_and0[0]), .ha_xor0(s_csamul_cla24_ha23_18_xor0), .ha_and0(s_csamul_cla24_ha23_18_and0)); and_gate and_gate_s_csamul_cla24_and0_19(.a(a[0]), .b(b[19]), .out(s_csamul_cla24_and0_19)); fa fa_s_csamul_cla24_fa0_19_out(.a(s_csamul_cla24_and0_19[0]), .b(s_csamul_cla24_fa1_18_xor1[0]), .cin(s_csamul_cla24_fa0_18_or0[0]), .fa_xor1(s_csamul_cla24_fa0_19_xor1), .fa_or0(s_csamul_cla24_fa0_19_or0)); and_gate and_gate_s_csamul_cla24_and1_19(.a(a[1]), .b(b[19]), .out(s_csamul_cla24_and1_19)); fa fa_s_csamul_cla24_fa1_19_out(.a(s_csamul_cla24_and1_19[0]), .b(s_csamul_cla24_fa2_18_xor1[0]), .cin(s_csamul_cla24_fa1_18_or0[0]), .fa_xor1(s_csamul_cla24_fa1_19_xor1), .fa_or0(s_csamul_cla24_fa1_19_or0)); and_gate and_gate_s_csamul_cla24_and2_19(.a(a[2]), .b(b[19]), .out(s_csamul_cla24_and2_19)); fa fa_s_csamul_cla24_fa2_19_out(.a(s_csamul_cla24_and2_19[0]), .b(s_csamul_cla24_fa3_18_xor1[0]), .cin(s_csamul_cla24_fa2_18_or0[0]), .fa_xor1(s_csamul_cla24_fa2_19_xor1), .fa_or0(s_csamul_cla24_fa2_19_or0)); and_gate and_gate_s_csamul_cla24_and3_19(.a(a[3]), .b(b[19]), .out(s_csamul_cla24_and3_19)); fa fa_s_csamul_cla24_fa3_19_out(.a(s_csamul_cla24_and3_19[0]), .b(s_csamul_cla24_fa4_18_xor1[0]), .cin(s_csamul_cla24_fa3_18_or0[0]), .fa_xor1(s_csamul_cla24_fa3_19_xor1), .fa_or0(s_csamul_cla24_fa3_19_or0)); and_gate and_gate_s_csamul_cla24_and4_19(.a(a[4]), .b(b[19]), .out(s_csamul_cla24_and4_19)); fa fa_s_csamul_cla24_fa4_19_out(.a(s_csamul_cla24_and4_19[0]), .b(s_csamul_cla24_fa5_18_xor1[0]), .cin(s_csamul_cla24_fa4_18_or0[0]), .fa_xor1(s_csamul_cla24_fa4_19_xor1), .fa_or0(s_csamul_cla24_fa4_19_or0)); and_gate and_gate_s_csamul_cla24_and5_19(.a(a[5]), .b(b[19]), .out(s_csamul_cla24_and5_19)); fa fa_s_csamul_cla24_fa5_19_out(.a(s_csamul_cla24_and5_19[0]), .b(s_csamul_cla24_fa6_18_xor1[0]), .cin(s_csamul_cla24_fa5_18_or0[0]), .fa_xor1(s_csamul_cla24_fa5_19_xor1), .fa_or0(s_csamul_cla24_fa5_19_or0)); and_gate and_gate_s_csamul_cla24_and6_19(.a(a[6]), .b(b[19]), .out(s_csamul_cla24_and6_19)); fa fa_s_csamul_cla24_fa6_19_out(.a(s_csamul_cla24_and6_19[0]), .b(s_csamul_cla24_fa7_18_xor1[0]), .cin(s_csamul_cla24_fa6_18_or0[0]), .fa_xor1(s_csamul_cla24_fa6_19_xor1), .fa_or0(s_csamul_cla24_fa6_19_or0)); and_gate and_gate_s_csamul_cla24_and7_19(.a(a[7]), .b(b[19]), .out(s_csamul_cla24_and7_19)); fa fa_s_csamul_cla24_fa7_19_out(.a(s_csamul_cla24_and7_19[0]), .b(s_csamul_cla24_fa8_18_xor1[0]), .cin(s_csamul_cla24_fa7_18_or0[0]), .fa_xor1(s_csamul_cla24_fa7_19_xor1), .fa_or0(s_csamul_cla24_fa7_19_or0)); and_gate and_gate_s_csamul_cla24_and8_19(.a(a[8]), .b(b[19]), .out(s_csamul_cla24_and8_19)); fa fa_s_csamul_cla24_fa8_19_out(.a(s_csamul_cla24_and8_19[0]), .b(s_csamul_cla24_fa9_18_xor1[0]), .cin(s_csamul_cla24_fa8_18_or0[0]), .fa_xor1(s_csamul_cla24_fa8_19_xor1), .fa_or0(s_csamul_cla24_fa8_19_or0)); and_gate and_gate_s_csamul_cla24_and9_19(.a(a[9]), .b(b[19]), .out(s_csamul_cla24_and9_19)); fa fa_s_csamul_cla24_fa9_19_out(.a(s_csamul_cla24_and9_19[0]), .b(s_csamul_cla24_fa10_18_xor1[0]), .cin(s_csamul_cla24_fa9_18_or0[0]), .fa_xor1(s_csamul_cla24_fa9_19_xor1), .fa_or0(s_csamul_cla24_fa9_19_or0)); and_gate and_gate_s_csamul_cla24_and10_19(.a(a[10]), .b(b[19]), .out(s_csamul_cla24_and10_19)); fa fa_s_csamul_cla24_fa10_19_out(.a(s_csamul_cla24_and10_19[0]), .b(s_csamul_cla24_fa11_18_xor1[0]), .cin(s_csamul_cla24_fa10_18_or0[0]), .fa_xor1(s_csamul_cla24_fa10_19_xor1), .fa_or0(s_csamul_cla24_fa10_19_or0)); and_gate and_gate_s_csamul_cla24_and11_19(.a(a[11]), .b(b[19]), .out(s_csamul_cla24_and11_19)); fa fa_s_csamul_cla24_fa11_19_out(.a(s_csamul_cla24_and11_19[0]), .b(s_csamul_cla24_fa12_18_xor1[0]), .cin(s_csamul_cla24_fa11_18_or0[0]), .fa_xor1(s_csamul_cla24_fa11_19_xor1), .fa_or0(s_csamul_cla24_fa11_19_or0)); and_gate and_gate_s_csamul_cla24_and12_19(.a(a[12]), .b(b[19]), .out(s_csamul_cla24_and12_19)); fa fa_s_csamul_cla24_fa12_19_out(.a(s_csamul_cla24_and12_19[0]), .b(s_csamul_cla24_fa13_18_xor1[0]), .cin(s_csamul_cla24_fa12_18_or0[0]), .fa_xor1(s_csamul_cla24_fa12_19_xor1), .fa_or0(s_csamul_cla24_fa12_19_or0)); and_gate and_gate_s_csamul_cla24_and13_19(.a(a[13]), .b(b[19]), .out(s_csamul_cla24_and13_19)); fa fa_s_csamul_cla24_fa13_19_out(.a(s_csamul_cla24_and13_19[0]), .b(s_csamul_cla24_fa14_18_xor1[0]), .cin(s_csamul_cla24_fa13_18_or0[0]), .fa_xor1(s_csamul_cla24_fa13_19_xor1), .fa_or0(s_csamul_cla24_fa13_19_or0)); and_gate and_gate_s_csamul_cla24_and14_19(.a(a[14]), .b(b[19]), .out(s_csamul_cla24_and14_19)); fa fa_s_csamul_cla24_fa14_19_out(.a(s_csamul_cla24_and14_19[0]), .b(s_csamul_cla24_fa15_18_xor1[0]), .cin(s_csamul_cla24_fa14_18_or0[0]), .fa_xor1(s_csamul_cla24_fa14_19_xor1), .fa_or0(s_csamul_cla24_fa14_19_or0)); and_gate and_gate_s_csamul_cla24_and15_19(.a(a[15]), .b(b[19]), .out(s_csamul_cla24_and15_19)); fa fa_s_csamul_cla24_fa15_19_out(.a(s_csamul_cla24_and15_19[0]), .b(s_csamul_cla24_fa16_18_xor1[0]), .cin(s_csamul_cla24_fa15_18_or0[0]), .fa_xor1(s_csamul_cla24_fa15_19_xor1), .fa_or0(s_csamul_cla24_fa15_19_or0)); and_gate and_gate_s_csamul_cla24_and16_19(.a(a[16]), .b(b[19]), .out(s_csamul_cla24_and16_19)); fa fa_s_csamul_cla24_fa16_19_out(.a(s_csamul_cla24_and16_19[0]), .b(s_csamul_cla24_fa17_18_xor1[0]), .cin(s_csamul_cla24_fa16_18_or0[0]), .fa_xor1(s_csamul_cla24_fa16_19_xor1), .fa_or0(s_csamul_cla24_fa16_19_or0)); and_gate and_gate_s_csamul_cla24_and17_19(.a(a[17]), .b(b[19]), .out(s_csamul_cla24_and17_19)); fa fa_s_csamul_cla24_fa17_19_out(.a(s_csamul_cla24_and17_19[0]), .b(s_csamul_cla24_fa18_18_xor1[0]), .cin(s_csamul_cla24_fa17_18_or0[0]), .fa_xor1(s_csamul_cla24_fa17_19_xor1), .fa_or0(s_csamul_cla24_fa17_19_or0)); and_gate and_gate_s_csamul_cla24_and18_19(.a(a[18]), .b(b[19]), .out(s_csamul_cla24_and18_19)); fa fa_s_csamul_cla24_fa18_19_out(.a(s_csamul_cla24_and18_19[0]), .b(s_csamul_cla24_fa19_18_xor1[0]), .cin(s_csamul_cla24_fa18_18_or0[0]), .fa_xor1(s_csamul_cla24_fa18_19_xor1), .fa_or0(s_csamul_cla24_fa18_19_or0)); and_gate and_gate_s_csamul_cla24_and19_19(.a(a[19]), .b(b[19]), .out(s_csamul_cla24_and19_19)); fa fa_s_csamul_cla24_fa19_19_out(.a(s_csamul_cla24_and19_19[0]), .b(s_csamul_cla24_fa20_18_xor1[0]), .cin(s_csamul_cla24_fa19_18_or0[0]), .fa_xor1(s_csamul_cla24_fa19_19_xor1), .fa_or0(s_csamul_cla24_fa19_19_or0)); and_gate and_gate_s_csamul_cla24_and20_19(.a(a[20]), .b(b[19]), .out(s_csamul_cla24_and20_19)); fa fa_s_csamul_cla24_fa20_19_out(.a(s_csamul_cla24_and20_19[0]), .b(s_csamul_cla24_fa21_18_xor1[0]), .cin(s_csamul_cla24_fa20_18_or0[0]), .fa_xor1(s_csamul_cla24_fa20_19_xor1), .fa_or0(s_csamul_cla24_fa20_19_or0)); and_gate and_gate_s_csamul_cla24_and21_19(.a(a[21]), .b(b[19]), .out(s_csamul_cla24_and21_19)); fa fa_s_csamul_cla24_fa21_19_out(.a(s_csamul_cla24_and21_19[0]), .b(s_csamul_cla24_fa22_18_xor1[0]), .cin(s_csamul_cla24_fa21_18_or0[0]), .fa_xor1(s_csamul_cla24_fa21_19_xor1), .fa_or0(s_csamul_cla24_fa21_19_or0)); and_gate and_gate_s_csamul_cla24_and22_19(.a(a[22]), .b(b[19]), .out(s_csamul_cla24_and22_19)); fa fa_s_csamul_cla24_fa22_19_out(.a(s_csamul_cla24_and22_19[0]), .b(s_csamul_cla24_ha23_18_xor0[0]), .cin(s_csamul_cla24_fa22_18_or0[0]), .fa_xor1(s_csamul_cla24_fa22_19_xor1), .fa_or0(s_csamul_cla24_fa22_19_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_19(.a(a[23]), .b(b[19]), .out(s_csamul_cla24_nand23_19)); ha ha_s_csamul_cla24_ha23_19_out(.a(s_csamul_cla24_nand23_19[0]), .b(s_csamul_cla24_ha23_18_and0[0]), .ha_xor0(s_csamul_cla24_ha23_19_xor0), .ha_and0(s_csamul_cla24_ha23_19_and0)); and_gate and_gate_s_csamul_cla24_and0_20(.a(a[0]), .b(b[20]), .out(s_csamul_cla24_and0_20)); fa fa_s_csamul_cla24_fa0_20_out(.a(s_csamul_cla24_and0_20[0]), .b(s_csamul_cla24_fa1_19_xor1[0]), .cin(s_csamul_cla24_fa0_19_or0[0]), .fa_xor1(s_csamul_cla24_fa0_20_xor1), .fa_or0(s_csamul_cla24_fa0_20_or0)); and_gate and_gate_s_csamul_cla24_and1_20(.a(a[1]), .b(b[20]), .out(s_csamul_cla24_and1_20)); fa fa_s_csamul_cla24_fa1_20_out(.a(s_csamul_cla24_and1_20[0]), .b(s_csamul_cla24_fa2_19_xor1[0]), .cin(s_csamul_cla24_fa1_19_or0[0]), .fa_xor1(s_csamul_cla24_fa1_20_xor1), .fa_or0(s_csamul_cla24_fa1_20_or0)); and_gate and_gate_s_csamul_cla24_and2_20(.a(a[2]), .b(b[20]), .out(s_csamul_cla24_and2_20)); fa fa_s_csamul_cla24_fa2_20_out(.a(s_csamul_cla24_and2_20[0]), .b(s_csamul_cla24_fa3_19_xor1[0]), .cin(s_csamul_cla24_fa2_19_or0[0]), .fa_xor1(s_csamul_cla24_fa2_20_xor1), .fa_or0(s_csamul_cla24_fa2_20_or0)); and_gate and_gate_s_csamul_cla24_and3_20(.a(a[3]), .b(b[20]), .out(s_csamul_cla24_and3_20)); fa fa_s_csamul_cla24_fa3_20_out(.a(s_csamul_cla24_and3_20[0]), .b(s_csamul_cla24_fa4_19_xor1[0]), .cin(s_csamul_cla24_fa3_19_or0[0]), .fa_xor1(s_csamul_cla24_fa3_20_xor1), .fa_or0(s_csamul_cla24_fa3_20_or0)); and_gate and_gate_s_csamul_cla24_and4_20(.a(a[4]), .b(b[20]), .out(s_csamul_cla24_and4_20)); fa fa_s_csamul_cla24_fa4_20_out(.a(s_csamul_cla24_and4_20[0]), .b(s_csamul_cla24_fa5_19_xor1[0]), .cin(s_csamul_cla24_fa4_19_or0[0]), .fa_xor1(s_csamul_cla24_fa4_20_xor1), .fa_or0(s_csamul_cla24_fa4_20_or0)); and_gate and_gate_s_csamul_cla24_and5_20(.a(a[5]), .b(b[20]), .out(s_csamul_cla24_and5_20)); fa fa_s_csamul_cla24_fa5_20_out(.a(s_csamul_cla24_and5_20[0]), .b(s_csamul_cla24_fa6_19_xor1[0]), .cin(s_csamul_cla24_fa5_19_or0[0]), .fa_xor1(s_csamul_cla24_fa5_20_xor1), .fa_or0(s_csamul_cla24_fa5_20_or0)); and_gate and_gate_s_csamul_cla24_and6_20(.a(a[6]), .b(b[20]), .out(s_csamul_cla24_and6_20)); fa fa_s_csamul_cla24_fa6_20_out(.a(s_csamul_cla24_and6_20[0]), .b(s_csamul_cla24_fa7_19_xor1[0]), .cin(s_csamul_cla24_fa6_19_or0[0]), .fa_xor1(s_csamul_cla24_fa6_20_xor1), .fa_or0(s_csamul_cla24_fa6_20_or0)); and_gate and_gate_s_csamul_cla24_and7_20(.a(a[7]), .b(b[20]), .out(s_csamul_cla24_and7_20)); fa fa_s_csamul_cla24_fa7_20_out(.a(s_csamul_cla24_and7_20[0]), .b(s_csamul_cla24_fa8_19_xor1[0]), .cin(s_csamul_cla24_fa7_19_or0[0]), .fa_xor1(s_csamul_cla24_fa7_20_xor1), .fa_or0(s_csamul_cla24_fa7_20_or0)); and_gate and_gate_s_csamul_cla24_and8_20(.a(a[8]), .b(b[20]), .out(s_csamul_cla24_and8_20)); fa fa_s_csamul_cla24_fa8_20_out(.a(s_csamul_cla24_and8_20[0]), .b(s_csamul_cla24_fa9_19_xor1[0]), .cin(s_csamul_cla24_fa8_19_or0[0]), .fa_xor1(s_csamul_cla24_fa8_20_xor1), .fa_or0(s_csamul_cla24_fa8_20_or0)); and_gate and_gate_s_csamul_cla24_and9_20(.a(a[9]), .b(b[20]), .out(s_csamul_cla24_and9_20)); fa fa_s_csamul_cla24_fa9_20_out(.a(s_csamul_cla24_and9_20[0]), .b(s_csamul_cla24_fa10_19_xor1[0]), .cin(s_csamul_cla24_fa9_19_or0[0]), .fa_xor1(s_csamul_cla24_fa9_20_xor1), .fa_or0(s_csamul_cla24_fa9_20_or0)); and_gate and_gate_s_csamul_cla24_and10_20(.a(a[10]), .b(b[20]), .out(s_csamul_cla24_and10_20)); fa fa_s_csamul_cla24_fa10_20_out(.a(s_csamul_cla24_and10_20[0]), .b(s_csamul_cla24_fa11_19_xor1[0]), .cin(s_csamul_cla24_fa10_19_or0[0]), .fa_xor1(s_csamul_cla24_fa10_20_xor1), .fa_or0(s_csamul_cla24_fa10_20_or0)); and_gate and_gate_s_csamul_cla24_and11_20(.a(a[11]), .b(b[20]), .out(s_csamul_cla24_and11_20)); fa fa_s_csamul_cla24_fa11_20_out(.a(s_csamul_cla24_and11_20[0]), .b(s_csamul_cla24_fa12_19_xor1[0]), .cin(s_csamul_cla24_fa11_19_or0[0]), .fa_xor1(s_csamul_cla24_fa11_20_xor1), .fa_or0(s_csamul_cla24_fa11_20_or0)); and_gate and_gate_s_csamul_cla24_and12_20(.a(a[12]), .b(b[20]), .out(s_csamul_cla24_and12_20)); fa fa_s_csamul_cla24_fa12_20_out(.a(s_csamul_cla24_and12_20[0]), .b(s_csamul_cla24_fa13_19_xor1[0]), .cin(s_csamul_cla24_fa12_19_or0[0]), .fa_xor1(s_csamul_cla24_fa12_20_xor1), .fa_or0(s_csamul_cla24_fa12_20_or0)); and_gate and_gate_s_csamul_cla24_and13_20(.a(a[13]), .b(b[20]), .out(s_csamul_cla24_and13_20)); fa fa_s_csamul_cla24_fa13_20_out(.a(s_csamul_cla24_and13_20[0]), .b(s_csamul_cla24_fa14_19_xor1[0]), .cin(s_csamul_cla24_fa13_19_or0[0]), .fa_xor1(s_csamul_cla24_fa13_20_xor1), .fa_or0(s_csamul_cla24_fa13_20_or0)); and_gate and_gate_s_csamul_cla24_and14_20(.a(a[14]), .b(b[20]), .out(s_csamul_cla24_and14_20)); fa fa_s_csamul_cla24_fa14_20_out(.a(s_csamul_cla24_and14_20[0]), .b(s_csamul_cla24_fa15_19_xor1[0]), .cin(s_csamul_cla24_fa14_19_or0[0]), .fa_xor1(s_csamul_cla24_fa14_20_xor1), .fa_or0(s_csamul_cla24_fa14_20_or0)); and_gate and_gate_s_csamul_cla24_and15_20(.a(a[15]), .b(b[20]), .out(s_csamul_cla24_and15_20)); fa fa_s_csamul_cla24_fa15_20_out(.a(s_csamul_cla24_and15_20[0]), .b(s_csamul_cla24_fa16_19_xor1[0]), .cin(s_csamul_cla24_fa15_19_or0[0]), .fa_xor1(s_csamul_cla24_fa15_20_xor1), .fa_or0(s_csamul_cla24_fa15_20_or0)); and_gate and_gate_s_csamul_cla24_and16_20(.a(a[16]), .b(b[20]), .out(s_csamul_cla24_and16_20)); fa fa_s_csamul_cla24_fa16_20_out(.a(s_csamul_cla24_and16_20[0]), .b(s_csamul_cla24_fa17_19_xor1[0]), .cin(s_csamul_cla24_fa16_19_or0[0]), .fa_xor1(s_csamul_cla24_fa16_20_xor1), .fa_or0(s_csamul_cla24_fa16_20_or0)); and_gate and_gate_s_csamul_cla24_and17_20(.a(a[17]), .b(b[20]), .out(s_csamul_cla24_and17_20)); fa fa_s_csamul_cla24_fa17_20_out(.a(s_csamul_cla24_and17_20[0]), .b(s_csamul_cla24_fa18_19_xor1[0]), .cin(s_csamul_cla24_fa17_19_or0[0]), .fa_xor1(s_csamul_cla24_fa17_20_xor1), .fa_or0(s_csamul_cla24_fa17_20_or0)); and_gate and_gate_s_csamul_cla24_and18_20(.a(a[18]), .b(b[20]), .out(s_csamul_cla24_and18_20)); fa fa_s_csamul_cla24_fa18_20_out(.a(s_csamul_cla24_and18_20[0]), .b(s_csamul_cla24_fa19_19_xor1[0]), .cin(s_csamul_cla24_fa18_19_or0[0]), .fa_xor1(s_csamul_cla24_fa18_20_xor1), .fa_or0(s_csamul_cla24_fa18_20_or0)); and_gate and_gate_s_csamul_cla24_and19_20(.a(a[19]), .b(b[20]), .out(s_csamul_cla24_and19_20)); fa fa_s_csamul_cla24_fa19_20_out(.a(s_csamul_cla24_and19_20[0]), .b(s_csamul_cla24_fa20_19_xor1[0]), .cin(s_csamul_cla24_fa19_19_or0[0]), .fa_xor1(s_csamul_cla24_fa19_20_xor1), .fa_or0(s_csamul_cla24_fa19_20_or0)); and_gate and_gate_s_csamul_cla24_and20_20(.a(a[20]), .b(b[20]), .out(s_csamul_cla24_and20_20)); fa fa_s_csamul_cla24_fa20_20_out(.a(s_csamul_cla24_and20_20[0]), .b(s_csamul_cla24_fa21_19_xor1[0]), .cin(s_csamul_cla24_fa20_19_or0[0]), .fa_xor1(s_csamul_cla24_fa20_20_xor1), .fa_or0(s_csamul_cla24_fa20_20_or0)); and_gate and_gate_s_csamul_cla24_and21_20(.a(a[21]), .b(b[20]), .out(s_csamul_cla24_and21_20)); fa fa_s_csamul_cla24_fa21_20_out(.a(s_csamul_cla24_and21_20[0]), .b(s_csamul_cla24_fa22_19_xor1[0]), .cin(s_csamul_cla24_fa21_19_or0[0]), .fa_xor1(s_csamul_cla24_fa21_20_xor1), .fa_or0(s_csamul_cla24_fa21_20_or0)); and_gate and_gate_s_csamul_cla24_and22_20(.a(a[22]), .b(b[20]), .out(s_csamul_cla24_and22_20)); fa fa_s_csamul_cla24_fa22_20_out(.a(s_csamul_cla24_and22_20[0]), .b(s_csamul_cla24_ha23_19_xor0[0]), .cin(s_csamul_cla24_fa22_19_or0[0]), .fa_xor1(s_csamul_cla24_fa22_20_xor1), .fa_or0(s_csamul_cla24_fa22_20_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_20(.a(a[23]), .b(b[20]), .out(s_csamul_cla24_nand23_20)); ha ha_s_csamul_cla24_ha23_20_out(.a(s_csamul_cla24_nand23_20[0]), .b(s_csamul_cla24_ha23_19_and0[0]), .ha_xor0(s_csamul_cla24_ha23_20_xor0), .ha_and0(s_csamul_cla24_ha23_20_and0)); and_gate and_gate_s_csamul_cla24_and0_21(.a(a[0]), .b(b[21]), .out(s_csamul_cla24_and0_21)); fa fa_s_csamul_cla24_fa0_21_out(.a(s_csamul_cla24_and0_21[0]), .b(s_csamul_cla24_fa1_20_xor1[0]), .cin(s_csamul_cla24_fa0_20_or0[0]), .fa_xor1(s_csamul_cla24_fa0_21_xor1), .fa_or0(s_csamul_cla24_fa0_21_or0)); and_gate and_gate_s_csamul_cla24_and1_21(.a(a[1]), .b(b[21]), .out(s_csamul_cla24_and1_21)); fa fa_s_csamul_cla24_fa1_21_out(.a(s_csamul_cla24_and1_21[0]), .b(s_csamul_cla24_fa2_20_xor1[0]), .cin(s_csamul_cla24_fa1_20_or0[0]), .fa_xor1(s_csamul_cla24_fa1_21_xor1), .fa_or0(s_csamul_cla24_fa1_21_or0)); and_gate and_gate_s_csamul_cla24_and2_21(.a(a[2]), .b(b[21]), .out(s_csamul_cla24_and2_21)); fa fa_s_csamul_cla24_fa2_21_out(.a(s_csamul_cla24_and2_21[0]), .b(s_csamul_cla24_fa3_20_xor1[0]), .cin(s_csamul_cla24_fa2_20_or0[0]), .fa_xor1(s_csamul_cla24_fa2_21_xor1), .fa_or0(s_csamul_cla24_fa2_21_or0)); and_gate and_gate_s_csamul_cla24_and3_21(.a(a[3]), .b(b[21]), .out(s_csamul_cla24_and3_21)); fa fa_s_csamul_cla24_fa3_21_out(.a(s_csamul_cla24_and3_21[0]), .b(s_csamul_cla24_fa4_20_xor1[0]), .cin(s_csamul_cla24_fa3_20_or0[0]), .fa_xor1(s_csamul_cla24_fa3_21_xor1), .fa_or0(s_csamul_cla24_fa3_21_or0)); and_gate and_gate_s_csamul_cla24_and4_21(.a(a[4]), .b(b[21]), .out(s_csamul_cla24_and4_21)); fa fa_s_csamul_cla24_fa4_21_out(.a(s_csamul_cla24_and4_21[0]), .b(s_csamul_cla24_fa5_20_xor1[0]), .cin(s_csamul_cla24_fa4_20_or0[0]), .fa_xor1(s_csamul_cla24_fa4_21_xor1), .fa_or0(s_csamul_cla24_fa4_21_or0)); and_gate and_gate_s_csamul_cla24_and5_21(.a(a[5]), .b(b[21]), .out(s_csamul_cla24_and5_21)); fa fa_s_csamul_cla24_fa5_21_out(.a(s_csamul_cla24_and5_21[0]), .b(s_csamul_cla24_fa6_20_xor1[0]), .cin(s_csamul_cla24_fa5_20_or0[0]), .fa_xor1(s_csamul_cla24_fa5_21_xor1), .fa_or0(s_csamul_cla24_fa5_21_or0)); and_gate and_gate_s_csamul_cla24_and6_21(.a(a[6]), .b(b[21]), .out(s_csamul_cla24_and6_21)); fa fa_s_csamul_cla24_fa6_21_out(.a(s_csamul_cla24_and6_21[0]), .b(s_csamul_cla24_fa7_20_xor1[0]), .cin(s_csamul_cla24_fa6_20_or0[0]), .fa_xor1(s_csamul_cla24_fa6_21_xor1), .fa_or0(s_csamul_cla24_fa6_21_or0)); and_gate and_gate_s_csamul_cla24_and7_21(.a(a[7]), .b(b[21]), .out(s_csamul_cla24_and7_21)); fa fa_s_csamul_cla24_fa7_21_out(.a(s_csamul_cla24_and7_21[0]), .b(s_csamul_cla24_fa8_20_xor1[0]), .cin(s_csamul_cla24_fa7_20_or0[0]), .fa_xor1(s_csamul_cla24_fa7_21_xor1), .fa_or0(s_csamul_cla24_fa7_21_or0)); and_gate and_gate_s_csamul_cla24_and8_21(.a(a[8]), .b(b[21]), .out(s_csamul_cla24_and8_21)); fa fa_s_csamul_cla24_fa8_21_out(.a(s_csamul_cla24_and8_21[0]), .b(s_csamul_cla24_fa9_20_xor1[0]), .cin(s_csamul_cla24_fa8_20_or0[0]), .fa_xor1(s_csamul_cla24_fa8_21_xor1), .fa_or0(s_csamul_cla24_fa8_21_or0)); and_gate and_gate_s_csamul_cla24_and9_21(.a(a[9]), .b(b[21]), .out(s_csamul_cla24_and9_21)); fa fa_s_csamul_cla24_fa9_21_out(.a(s_csamul_cla24_and9_21[0]), .b(s_csamul_cla24_fa10_20_xor1[0]), .cin(s_csamul_cla24_fa9_20_or0[0]), .fa_xor1(s_csamul_cla24_fa9_21_xor1), .fa_or0(s_csamul_cla24_fa9_21_or0)); and_gate and_gate_s_csamul_cla24_and10_21(.a(a[10]), .b(b[21]), .out(s_csamul_cla24_and10_21)); fa fa_s_csamul_cla24_fa10_21_out(.a(s_csamul_cla24_and10_21[0]), .b(s_csamul_cla24_fa11_20_xor1[0]), .cin(s_csamul_cla24_fa10_20_or0[0]), .fa_xor1(s_csamul_cla24_fa10_21_xor1), .fa_or0(s_csamul_cla24_fa10_21_or0)); and_gate and_gate_s_csamul_cla24_and11_21(.a(a[11]), .b(b[21]), .out(s_csamul_cla24_and11_21)); fa fa_s_csamul_cla24_fa11_21_out(.a(s_csamul_cla24_and11_21[0]), .b(s_csamul_cla24_fa12_20_xor1[0]), .cin(s_csamul_cla24_fa11_20_or0[0]), .fa_xor1(s_csamul_cla24_fa11_21_xor1), .fa_or0(s_csamul_cla24_fa11_21_or0)); and_gate and_gate_s_csamul_cla24_and12_21(.a(a[12]), .b(b[21]), .out(s_csamul_cla24_and12_21)); fa fa_s_csamul_cla24_fa12_21_out(.a(s_csamul_cla24_and12_21[0]), .b(s_csamul_cla24_fa13_20_xor1[0]), .cin(s_csamul_cla24_fa12_20_or0[0]), .fa_xor1(s_csamul_cla24_fa12_21_xor1), .fa_or0(s_csamul_cla24_fa12_21_or0)); and_gate and_gate_s_csamul_cla24_and13_21(.a(a[13]), .b(b[21]), .out(s_csamul_cla24_and13_21)); fa fa_s_csamul_cla24_fa13_21_out(.a(s_csamul_cla24_and13_21[0]), .b(s_csamul_cla24_fa14_20_xor1[0]), .cin(s_csamul_cla24_fa13_20_or0[0]), .fa_xor1(s_csamul_cla24_fa13_21_xor1), .fa_or0(s_csamul_cla24_fa13_21_or0)); and_gate and_gate_s_csamul_cla24_and14_21(.a(a[14]), .b(b[21]), .out(s_csamul_cla24_and14_21)); fa fa_s_csamul_cla24_fa14_21_out(.a(s_csamul_cla24_and14_21[0]), .b(s_csamul_cla24_fa15_20_xor1[0]), .cin(s_csamul_cla24_fa14_20_or0[0]), .fa_xor1(s_csamul_cla24_fa14_21_xor1), .fa_or0(s_csamul_cla24_fa14_21_or0)); and_gate and_gate_s_csamul_cla24_and15_21(.a(a[15]), .b(b[21]), .out(s_csamul_cla24_and15_21)); fa fa_s_csamul_cla24_fa15_21_out(.a(s_csamul_cla24_and15_21[0]), .b(s_csamul_cla24_fa16_20_xor1[0]), .cin(s_csamul_cla24_fa15_20_or0[0]), .fa_xor1(s_csamul_cla24_fa15_21_xor1), .fa_or0(s_csamul_cla24_fa15_21_or0)); and_gate and_gate_s_csamul_cla24_and16_21(.a(a[16]), .b(b[21]), .out(s_csamul_cla24_and16_21)); fa fa_s_csamul_cla24_fa16_21_out(.a(s_csamul_cla24_and16_21[0]), .b(s_csamul_cla24_fa17_20_xor1[0]), .cin(s_csamul_cla24_fa16_20_or0[0]), .fa_xor1(s_csamul_cla24_fa16_21_xor1), .fa_or0(s_csamul_cla24_fa16_21_or0)); and_gate and_gate_s_csamul_cla24_and17_21(.a(a[17]), .b(b[21]), .out(s_csamul_cla24_and17_21)); fa fa_s_csamul_cla24_fa17_21_out(.a(s_csamul_cla24_and17_21[0]), .b(s_csamul_cla24_fa18_20_xor1[0]), .cin(s_csamul_cla24_fa17_20_or0[0]), .fa_xor1(s_csamul_cla24_fa17_21_xor1), .fa_or0(s_csamul_cla24_fa17_21_or0)); and_gate and_gate_s_csamul_cla24_and18_21(.a(a[18]), .b(b[21]), .out(s_csamul_cla24_and18_21)); fa fa_s_csamul_cla24_fa18_21_out(.a(s_csamul_cla24_and18_21[0]), .b(s_csamul_cla24_fa19_20_xor1[0]), .cin(s_csamul_cla24_fa18_20_or0[0]), .fa_xor1(s_csamul_cla24_fa18_21_xor1), .fa_or0(s_csamul_cla24_fa18_21_or0)); and_gate and_gate_s_csamul_cla24_and19_21(.a(a[19]), .b(b[21]), .out(s_csamul_cla24_and19_21)); fa fa_s_csamul_cla24_fa19_21_out(.a(s_csamul_cla24_and19_21[0]), .b(s_csamul_cla24_fa20_20_xor1[0]), .cin(s_csamul_cla24_fa19_20_or0[0]), .fa_xor1(s_csamul_cla24_fa19_21_xor1), .fa_or0(s_csamul_cla24_fa19_21_or0)); and_gate and_gate_s_csamul_cla24_and20_21(.a(a[20]), .b(b[21]), .out(s_csamul_cla24_and20_21)); fa fa_s_csamul_cla24_fa20_21_out(.a(s_csamul_cla24_and20_21[0]), .b(s_csamul_cla24_fa21_20_xor1[0]), .cin(s_csamul_cla24_fa20_20_or0[0]), .fa_xor1(s_csamul_cla24_fa20_21_xor1), .fa_or0(s_csamul_cla24_fa20_21_or0)); and_gate and_gate_s_csamul_cla24_and21_21(.a(a[21]), .b(b[21]), .out(s_csamul_cla24_and21_21)); fa fa_s_csamul_cla24_fa21_21_out(.a(s_csamul_cla24_and21_21[0]), .b(s_csamul_cla24_fa22_20_xor1[0]), .cin(s_csamul_cla24_fa21_20_or0[0]), .fa_xor1(s_csamul_cla24_fa21_21_xor1), .fa_or0(s_csamul_cla24_fa21_21_or0)); and_gate and_gate_s_csamul_cla24_and22_21(.a(a[22]), .b(b[21]), .out(s_csamul_cla24_and22_21)); fa fa_s_csamul_cla24_fa22_21_out(.a(s_csamul_cla24_and22_21[0]), .b(s_csamul_cla24_ha23_20_xor0[0]), .cin(s_csamul_cla24_fa22_20_or0[0]), .fa_xor1(s_csamul_cla24_fa22_21_xor1), .fa_or0(s_csamul_cla24_fa22_21_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_21(.a(a[23]), .b(b[21]), .out(s_csamul_cla24_nand23_21)); ha ha_s_csamul_cla24_ha23_21_out(.a(s_csamul_cla24_nand23_21[0]), .b(s_csamul_cla24_ha23_20_and0[0]), .ha_xor0(s_csamul_cla24_ha23_21_xor0), .ha_and0(s_csamul_cla24_ha23_21_and0)); and_gate and_gate_s_csamul_cla24_and0_22(.a(a[0]), .b(b[22]), .out(s_csamul_cla24_and0_22)); fa fa_s_csamul_cla24_fa0_22_out(.a(s_csamul_cla24_and0_22[0]), .b(s_csamul_cla24_fa1_21_xor1[0]), .cin(s_csamul_cla24_fa0_21_or0[0]), .fa_xor1(s_csamul_cla24_fa0_22_xor1), .fa_or0(s_csamul_cla24_fa0_22_or0)); and_gate and_gate_s_csamul_cla24_and1_22(.a(a[1]), .b(b[22]), .out(s_csamul_cla24_and1_22)); fa fa_s_csamul_cla24_fa1_22_out(.a(s_csamul_cla24_and1_22[0]), .b(s_csamul_cla24_fa2_21_xor1[0]), .cin(s_csamul_cla24_fa1_21_or0[0]), .fa_xor1(s_csamul_cla24_fa1_22_xor1), .fa_or0(s_csamul_cla24_fa1_22_or0)); and_gate and_gate_s_csamul_cla24_and2_22(.a(a[2]), .b(b[22]), .out(s_csamul_cla24_and2_22)); fa fa_s_csamul_cla24_fa2_22_out(.a(s_csamul_cla24_and2_22[0]), .b(s_csamul_cla24_fa3_21_xor1[0]), .cin(s_csamul_cla24_fa2_21_or0[0]), .fa_xor1(s_csamul_cla24_fa2_22_xor1), .fa_or0(s_csamul_cla24_fa2_22_or0)); and_gate and_gate_s_csamul_cla24_and3_22(.a(a[3]), .b(b[22]), .out(s_csamul_cla24_and3_22)); fa fa_s_csamul_cla24_fa3_22_out(.a(s_csamul_cla24_and3_22[0]), .b(s_csamul_cla24_fa4_21_xor1[0]), .cin(s_csamul_cla24_fa3_21_or0[0]), .fa_xor1(s_csamul_cla24_fa3_22_xor1), .fa_or0(s_csamul_cla24_fa3_22_or0)); and_gate and_gate_s_csamul_cla24_and4_22(.a(a[4]), .b(b[22]), .out(s_csamul_cla24_and4_22)); fa fa_s_csamul_cla24_fa4_22_out(.a(s_csamul_cla24_and4_22[0]), .b(s_csamul_cla24_fa5_21_xor1[0]), .cin(s_csamul_cla24_fa4_21_or0[0]), .fa_xor1(s_csamul_cla24_fa4_22_xor1), .fa_or0(s_csamul_cla24_fa4_22_or0)); and_gate and_gate_s_csamul_cla24_and5_22(.a(a[5]), .b(b[22]), .out(s_csamul_cla24_and5_22)); fa fa_s_csamul_cla24_fa5_22_out(.a(s_csamul_cla24_and5_22[0]), .b(s_csamul_cla24_fa6_21_xor1[0]), .cin(s_csamul_cla24_fa5_21_or0[0]), .fa_xor1(s_csamul_cla24_fa5_22_xor1), .fa_or0(s_csamul_cla24_fa5_22_or0)); and_gate and_gate_s_csamul_cla24_and6_22(.a(a[6]), .b(b[22]), .out(s_csamul_cla24_and6_22)); fa fa_s_csamul_cla24_fa6_22_out(.a(s_csamul_cla24_and6_22[0]), .b(s_csamul_cla24_fa7_21_xor1[0]), .cin(s_csamul_cla24_fa6_21_or0[0]), .fa_xor1(s_csamul_cla24_fa6_22_xor1), .fa_or0(s_csamul_cla24_fa6_22_or0)); and_gate and_gate_s_csamul_cla24_and7_22(.a(a[7]), .b(b[22]), .out(s_csamul_cla24_and7_22)); fa fa_s_csamul_cla24_fa7_22_out(.a(s_csamul_cla24_and7_22[0]), .b(s_csamul_cla24_fa8_21_xor1[0]), .cin(s_csamul_cla24_fa7_21_or0[0]), .fa_xor1(s_csamul_cla24_fa7_22_xor1), .fa_or0(s_csamul_cla24_fa7_22_or0)); and_gate and_gate_s_csamul_cla24_and8_22(.a(a[8]), .b(b[22]), .out(s_csamul_cla24_and8_22)); fa fa_s_csamul_cla24_fa8_22_out(.a(s_csamul_cla24_and8_22[0]), .b(s_csamul_cla24_fa9_21_xor1[0]), .cin(s_csamul_cla24_fa8_21_or0[0]), .fa_xor1(s_csamul_cla24_fa8_22_xor1), .fa_or0(s_csamul_cla24_fa8_22_or0)); and_gate and_gate_s_csamul_cla24_and9_22(.a(a[9]), .b(b[22]), .out(s_csamul_cla24_and9_22)); fa fa_s_csamul_cla24_fa9_22_out(.a(s_csamul_cla24_and9_22[0]), .b(s_csamul_cla24_fa10_21_xor1[0]), .cin(s_csamul_cla24_fa9_21_or0[0]), .fa_xor1(s_csamul_cla24_fa9_22_xor1), .fa_or0(s_csamul_cla24_fa9_22_or0)); and_gate and_gate_s_csamul_cla24_and10_22(.a(a[10]), .b(b[22]), .out(s_csamul_cla24_and10_22)); fa fa_s_csamul_cla24_fa10_22_out(.a(s_csamul_cla24_and10_22[0]), .b(s_csamul_cla24_fa11_21_xor1[0]), .cin(s_csamul_cla24_fa10_21_or0[0]), .fa_xor1(s_csamul_cla24_fa10_22_xor1), .fa_or0(s_csamul_cla24_fa10_22_or0)); and_gate and_gate_s_csamul_cla24_and11_22(.a(a[11]), .b(b[22]), .out(s_csamul_cla24_and11_22)); fa fa_s_csamul_cla24_fa11_22_out(.a(s_csamul_cla24_and11_22[0]), .b(s_csamul_cla24_fa12_21_xor1[0]), .cin(s_csamul_cla24_fa11_21_or0[0]), .fa_xor1(s_csamul_cla24_fa11_22_xor1), .fa_or0(s_csamul_cla24_fa11_22_or0)); and_gate and_gate_s_csamul_cla24_and12_22(.a(a[12]), .b(b[22]), .out(s_csamul_cla24_and12_22)); fa fa_s_csamul_cla24_fa12_22_out(.a(s_csamul_cla24_and12_22[0]), .b(s_csamul_cla24_fa13_21_xor1[0]), .cin(s_csamul_cla24_fa12_21_or0[0]), .fa_xor1(s_csamul_cla24_fa12_22_xor1), .fa_or0(s_csamul_cla24_fa12_22_or0)); and_gate and_gate_s_csamul_cla24_and13_22(.a(a[13]), .b(b[22]), .out(s_csamul_cla24_and13_22)); fa fa_s_csamul_cla24_fa13_22_out(.a(s_csamul_cla24_and13_22[0]), .b(s_csamul_cla24_fa14_21_xor1[0]), .cin(s_csamul_cla24_fa13_21_or0[0]), .fa_xor1(s_csamul_cla24_fa13_22_xor1), .fa_or0(s_csamul_cla24_fa13_22_or0)); and_gate and_gate_s_csamul_cla24_and14_22(.a(a[14]), .b(b[22]), .out(s_csamul_cla24_and14_22)); fa fa_s_csamul_cla24_fa14_22_out(.a(s_csamul_cla24_and14_22[0]), .b(s_csamul_cla24_fa15_21_xor1[0]), .cin(s_csamul_cla24_fa14_21_or0[0]), .fa_xor1(s_csamul_cla24_fa14_22_xor1), .fa_or0(s_csamul_cla24_fa14_22_or0)); and_gate and_gate_s_csamul_cla24_and15_22(.a(a[15]), .b(b[22]), .out(s_csamul_cla24_and15_22)); fa fa_s_csamul_cla24_fa15_22_out(.a(s_csamul_cla24_and15_22[0]), .b(s_csamul_cla24_fa16_21_xor1[0]), .cin(s_csamul_cla24_fa15_21_or0[0]), .fa_xor1(s_csamul_cla24_fa15_22_xor1), .fa_or0(s_csamul_cla24_fa15_22_or0)); and_gate and_gate_s_csamul_cla24_and16_22(.a(a[16]), .b(b[22]), .out(s_csamul_cla24_and16_22)); fa fa_s_csamul_cla24_fa16_22_out(.a(s_csamul_cla24_and16_22[0]), .b(s_csamul_cla24_fa17_21_xor1[0]), .cin(s_csamul_cla24_fa16_21_or0[0]), .fa_xor1(s_csamul_cla24_fa16_22_xor1), .fa_or0(s_csamul_cla24_fa16_22_or0)); and_gate and_gate_s_csamul_cla24_and17_22(.a(a[17]), .b(b[22]), .out(s_csamul_cla24_and17_22)); fa fa_s_csamul_cla24_fa17_22_out(.a(s_csamul_cla24_and17_22[0]), .b(s_csamul_cla24_fa18_21_xor1[0]), .cin(s_csamul_cla24_fa17_21_or0[0]), .fa_xor1(s_csamul_cla24_fa17_22_xor1), .fa_or0(s_csamul_cla24_fa17_22_or0)); and_gate and_gate_s_csamul_cla24_and18_22(.a(a[18]), .b(b[22]), .out(s_csamul_cla24_and18_22)); fa fa_s_csamul_cla24_fa18_22_out(.a(s_csamul_cla24_and18_22[0]), .b(s_csamul_cla24_fa19_21_xor1[0]), .cin(s_csamul_cla24_fa18_21_or0[0]), .fa_xor1(s_csamul_cla24_fa18_22_xor1), .fa_or0(s_csamul_cla24_fa18_22_or0)); and_gate and_gate_s_csamul_cla24_and19_22(.a(a[19]), .b(b[22]), .out(s_csamul_cla24_and19_22)); fa fa_s_csamul_cla24_fa19_22_out(.a(s_csamul_cla24_and19_22[0]), .b(s_csamul_cla24_fa20_21_xor1[0]), .cin(s_csamul_cla24_fa19_21_or0[0]), .fa_xor1(s_csamul_cla24_fa19_22_xor1), .fa_or0(s_csamul_cla24_fa19_22_or0)); and_gate and_gate_s_csamul_cla24_and20_22(.a(a[20]), .b(b[22]), .out(s_csamul_cla24_and20_22)); fa fa_s_csamul_cla24_fa20_22_out(.a(s_csamul_cla24_and20_22[0]), .b(s_csamul_cla24_fa21_21_xor1[0]), .cin(s_csamul_cla24_fa20_21_or0[0]), .fa_xor1(s_csamul_cla24_fa20_22_xor1), .fa_or0(s_csamul_cla24_fa20_22_or0)); and_gate and_gate_s_csamul_cla24_and21_22(.a(a[21]), .b(b[22]), .out(s_csamul_cla24_and21_22)); fa fa_s_csamul_cla24_fa21_22_out(.a(s_csamul_cla24_and21_22[0]), .b(s_csamul_cla24_fa22_21_xor1[0]), .cin(s_csamul_cla24_fa21_21_or0[0]), .fa_xor1(s_csamul_cla24_fa21_22_xor1), .fa_or0(s_csamul_cla24_fa21_22_or0)); and_gate and_gate_s_csamul_cla24_and22_22(.a(a[22]), .b(b[22]), .out(s_csamul_cla24_and22_22)); fa fa_s_csamul_cla24_fa22_22_out(.a(s_csamul_cla24_and22_22[0]), .b(s_csamul_cla24_ha23_21_xor0[0]), .cin(s_csamul_cla24_fa22_21_or0[0]), .fa_xor1(s_csamul_cla24_fa22_22_xor1), .fa_or0(s_csamul_cla24_fa22_22_or0)); nand_gate nand_gate_s_csamul_cla24_nand23_22(.a(a[23]), .b(b[22]), .out(s_csamul_cla24_nand23_22)); ha ha_s_csamul_cla24_ha23_22_out(.a(s_csamul_cla24_nand23_22[0]), .b(s_csamul_cla24_ha23_21_and0[0]), .ha_xor0(s_csamul_cla24_ha23_22_xor0), .ha_and0(s_csamul_cla24_ha23_22_and0)); nand_gate nand_gate_s_csamul_cla24_nand0_23(.a(a[0]), .b(b[23]), .out(s_csamul_cla24_nand0_23)); fa fa_s_csamul_cla24_fa0_23_out(.a(s_csamul_cla24_nand0_23[0]), .b(s_csamul_cla24_fa1_22_xor1[0]), .cin(s_csamul_cla24_fa0_22_or0[0]), .fa_xor1(s_csamul_cla24_fa0_23_xor1), .fa_or0(s_csamul_cla24_fa0_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand1_23(.a(a[1]), .b(b[23]), .out(s_csamul_cla24_nand1_23)); fa fa_s_csamul_cla24_fa1_23_out(.a(s_csamul_cla24_nand1_23[0]), .b(s_csamul_cla24_fa2_22_xor1[0]), .cin(s_csamul_cla24_fa1_22_or0[0]), .fa_xor1(s_csamul_cla24_fa1_23_xor1), .fa_or0(s_csamul_cla24_fa1_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand2_23(.a(a[2]), .b(b[23]), .out(s_csamul_cla24_nand2_23)); fa fa_s_csamul_cla24_fa2_23_out(.a(s_csamul_cla24_nand2_23[0]), .b(s_csamul_cla24_fa3_22_xor1[0]), .cin(s_csamul_cla24_fa2_22_or0[0]), .fa_xor1(s_csamul_cla24_fa2_23_xor1), .fa_or0(s_csamul_cla24_fa2_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand3_23(.a(a[3]), .b(b[23]), .out(s_csamul_cla24_nand3_23)); fa fa_s_csamul_cla24_fa3_23_out(.a(s_csamul_cla24_nand3_23[0]), .b(s_csamul_cla24_fa4_22_xor1[0]), .cin(s_csamul_cla24_fa3_22_or0[0]), .fa_xor1(s_csamul_cla24_fa3_23_xor1), .fa_or0(s_csamul_cla24_fa3_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand4_23(.a(a[4]), .b(b[23]), .out(s_csamul_cla24_nand4_23)); fa fa_s_csamul_cla24_fa4_23_out(.a(s_csamul_cla24_nand4_23[0]), .b(s_csamul_cla24_fa5_22_xor1[0]), .cin(s_csamul_cla24_fa4_22_or0[0]), .fa_xor1(s_csamul_cla24_fa4_23_xor1), .fa_or0(s_csamul_cla24_fa4_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand5_23(.a(a[5]), .b(b[23]), .out(s_csamul_cla24_nand5_23)); fa fa_s_csamul_cla24_fa5_23_out(.a(s_csamul_cla24_nand5_23[0]), .b(s_csamul_cla24_fa6_22_xor1[0]), .cin(s_csamul_cla24_fa5_22_or0[0]), .fa_xor1(s_csamul_cla24_fa5_23_xor1), .fa_or0(s_csamul_cla24_fa5_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand6_23(.a(a[6]), .b(b[23]), .out(s_csamul_cla24_nand6_23)); fa fa_s_csamul_cla24_fa6_23_out(.a(s_csamul_cla24_nand6_23[0]), .b(s_csamul_cla24_fa7_22_xor1[0]), .cin(s_csamul_cla24_fa6_22_or0[0]), .fa_xor1(s_csamul_cla24_fa6_23_xor1), .fa_or0(s_csamul_cla24_fa6_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand7_23(.a(a[7]), .b(b[23]), .out(s_csamul_cla24_nand7_23)); fa fa_s_csamul_cla24_fa7_23_out(.a(s_csamul_cla24_nand7_23[0]), .b(s_csamul_cla24_fa8_22_xor1[0]), .cin(s_csamul_cla24_fa7_22_or0[0]), .fa_xor1(s_csamul_cla24_fa7_23_xor1), .fa_or0(s_csamul_cla24_fa7_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand8_23(.a(a[8]), .b(b[23]), .out(s_csamul_cla24_nand8_23)); fa fa_s_csamul_cla24_fa8_23_out(.a(s_csamul_cla24_nand8_23[0]), .b(s_csamul_cla24_fa9_22_xor1[0]), .cin(s_csamul_cla24_fa8_22_or0[0]), .fa_xor1(s_csamul_cla24_fa8_23_xor1), .fa_or0(s_csamul_cla24_fa8_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand9_23(.a(a[9]), .b(b[23]), .out(s_csamul_cla24_nand9_23)); fa fa_s_csamul_cla24_fa9_23_out(.a(s_csamul_cla24_nand9_23[0]), .b(s_csamul_cla24_fa10_22_xor1[0]), .cin(s_csamul_cla24_fa9_22_or0[0]), .fa_xor1(s_csamul_cla24_fa9_23_xor1), .fa_or0(s_csamul_cla24_fa9_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand10_23(.a(a[10]), .b(b[23]), .out(s_csamul_cla24_nand10_23)); fa fa_s_csamul_cla24_fa10_23_out(.a(s_csamul_cla24_nand10_23[0]), .b(s_csamul_cla24_fa11_22_xor1[0]), .cin(s_csamul_cla24_fa10_22_or0[0]), .fa_xor1(s_csamul_cla24_fa10_23_xor1), .fa_or0(s_csamul_cla24_fa10_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand11_23(.a(a[11]), .b(b[23]), .out(s_csamul_cla24_nand11_23)); fa fa_s_csamul_cla24_fa11_23_out(.a(s_csamul_cla24_nand11_23[0]), .b(s_csamul_cla24_fa12_22_xor1[0]), .cin(s_csamul_cla24_fa11_22_or0[0]), .fa_xor1(s_csamul_cla24_fa11_23_xor1), .fa_or0(s_csamul_cla24_fa11_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand12_23(.a(a[12]), .b(b[23]), .out(s_csamul_cla24_nand12_23)); fa fa_s_csamul_cla24_fa12_23_out(.a(s_csamul_cla24_nand12_23[0]), .b(s_csamul_cla24_fa13_22_xor1[0]), .cin(s_csamul_cla24_fa12_22_or0[0]), .fa_xor1(s_csamul_cla24_fa12_23_xor1), .fa_or0(s_csamul_cla24_fa12_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand13_23(.a(a[13]), .b(b[23]), .out(s_csamul_cla24_nand13_23)); fa fa_s_csamul_cla24_fa13_23_out(.a(s_csamul_cla24_nand13_23[0]), .b(s_csamul_cla24_fa14_22_xor1[0]), .cin(s_csamul_cla24_fa13_22_or0[0]), .fa_xor1(s_csamul_cla24_fa13_23_xor1), .fa_or0(s_csamul_cla24_fa13_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand14_23(.a(a[14]), .b(b[23]), .out(s_csamul_cla24_nand14_23)); fa fa_s_csamul_cla24_fa14_23_out(.a(s_csamul_cla24_nand14_23[0]), .b(s_csamul_cla24_fa15_22_xor1[0]), .cin(s_csamul_cla24_fa14_22_or0[0]), .fa_xor1(s_csamul_cla24_fa14_23_xor1), .fa_or0(s_csamul_cla24_fa14_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand15_23(.a(a[15]), .b(b[23]), .out(s_csamul_cla24_nand15_23)); fa fa_s_csamul_cla24_fa15_23_out(.a(s_csamul_cla24_nand15_23[0]), .b(s_csamul_cla24_fa16_22_xor1[0]), .cin(s_csamul_cla24_fa15_22_or0[0]), .fa_xor1(s_csamul_cla24_fa15_23_xor1), .fa_or0(s_csamul_cla24_fa15_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand16_23(.a(a[16]), .b(b[23]), .out(s_csamul_cla24_nand16_23)); fa fa_s_csamul_cla24_fa16_23_out(.a(s_csamul_cla24_nand16_23[0]), .b(s_csamul_cla24_fa17_22_xor1[0]), .cin(s_csamul_cla24_fa16_22_or0[0]), .fa_xor1(s_csamul_cla24_fa16_23_xor1), .fa_or0(s_csamul_cla24_fa16_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand17_23(.a(a[17]), .b(b[23]), .out(s_csamul_cla24_nand17_23)); fa fa_s_csamul_cla24_fa17_23_out(.a(s_csamul_cla24_nand17_23[0]), .b(s_csamul_cla24_fa18_22_xor1[0]), .cin(s_csamul_cla24_fa17_22_or0[0]), .fa_xor1(s_csamul_cla24_fa17_23_xor1), .fa_or0(s_csamul_cla24_fa17_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand18_23(.a(a[18]), .b(b[23]), .out(s_csamul_cla24_nand18_23)); fa fa_s_csamul_cla24_fa18_23_out(.a(s_csamul_cla24_nand18_23[0]), .b(s_csamul_cla24_fa19_22_xor1[0]), .cin(s_csamul_cla24_fa18_22_or0[0]), .fa_xor1(s_csamul_cla24_fa18_23_xor1), .fa_or0(s_csamul_cla24_fa18_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand19_23(.a(a[19]), .b(b[23]), .out(s_csamul_cla24_nand19_23)); fa fa_s_csamul_cla24_fa19_23_out(.a(s_csamul_cla24_nand19_23[0]), .b(s_csamul_cla24_fa20_22_xor1[0]), .cin(s_csamul_cla24_fa19_22_or0[0]), .fa_xor1(s_csamul_cla24_fa19_23_xor1), .fa_or0(s_csamul_cla24_fa19_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand20_23(.a(a[20]), .b(b[23]), .out(s_csamul_cla24_nand20_23)); fa fa_s_csamul_cla24_fa20_23_out(.a(s_csamul_cla24_nand20_23[0]), .b(s_csamul_cla24_fa21_22_xor1[0]), .cin(s_csamul_cla24_fa20_22_or0[0]), .fa_xor1(s_csamul_cla24_fa20_23_xor1), .fa_or0(s_csamul_cla24_fa20_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand21_23(.a(a[21]), .b(b[23]), .out(s_csamul_cla24_nand21_23)); fa fa_s_csamul_cla24_fa21_23_out(.a(s_csamul_cla24_nand21_23[0]), .b(s_csamul_cla24_fa22_22_xor1[0]), .cin(s_csamul_cla24_fa21_22_or0[0]), .fa_xor1(s_csamul_cla24_fa21_23_xor1), .fa_or0(s_csamul_cla24_fa21_23_or0)); nand_gate nand_gate_s_csamul_cla24_nand22_23(.a(a[22]), .b(b[23]), .out(s_csamul_cla24_nand22_23)); fa fa_s_csamul_cla24_fa22_23_out(.a(s_csamul_cla24_nand22_23[0]), .b(s_csamul_cla24_ha23_22_xor0[0]), .cin(s_csamul_cla24_fa22_22_or0[0]), .fa_xor1(s_csamul_cla24_fa22_23_xor1), .fa_or0(s_csamul_cla24_fa22_23_or0)); and_gate and_gate_s_csamul_cla24_and23_23(.a(a[23]), .b(b[23]), .out(s_csamul_cla24_and23_23)); ha ha_s_csamul_cla24_ha23_23_out(.a(s_csamul_cla24_and23_23[0]), .b(s_csamul_cla24_ha23_22_and0[0]), .ha_xor0(s_csamul_cla24_ha23_23_xor0), .ha_and0(s_csamul_cla24_ha23_23_and0)); assign s_csamul_cla24_u_cla24_a[0] = s_csamul_cla24_fa1_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[1] = s_csamul_cla24_fa2_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[2] = s_csamul_cla24_fa3_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[3] = s_csamul_cla24_fa4_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[4] = s_csamul_cla24_fa5_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[5] = s_csamul_cla24_fa6_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[6] = s_csamul_cla24_fa7_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[7] = s_csamul_cla24_fa8_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[8] = s_csamul_cla24_fa9_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[9] = s_csamul_cla24_fa10_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[10] = s_csamul_cla24_fa11_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[11] = s_csamul_cla24_fa12_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[12] = s_csamul_cla24_fa13_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[13] = s_csamul_cla24_fa14_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[14] = s_csamul_cla24_fa15_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[15] = s_csamul_cla24_fa16_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[16] = s_csamul_cla24_fa17_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[17] = s_csamul_cla24_fa18_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[18] = s_csamul_cla24_fa19_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[19] = s_csamul_cla24_fa20_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[20] = s_csamul_cla24_fa21_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[21] = s_csamul_cla24_fa22_23_xor1[0]; assign s_csamul_cla24_u_cla24_a[22] = s_csamul_cla24_ha23_23_xor0[0]; assign s_csamul_cla24_u_cla24_a[23] = 1'b1; assign s_csamul_cla24_u_cla24_b[0] = s_csamul_cla24_fa0_23_or0[0]; assign s_csamul_cla24_u_cla24_b[1] = s_csamul_cla24_fa1_23_or0[0]; assign s_csamul_cla24_u_cla24_b[2] = s_csamul_cla24_fa2_23_or0[0]; assign s_csamul_cla24_u_cla24_b[3] = s_csamul_cla24_fa3_23_or0[0]; assign s_csamul_cla24_u_cla24_b[4] = s_csamul_cla24_fa4_23_or0[0]; assign s_csamul_cla24_u_cla24_b[5] = s_csamul_cla24_fa5_23_or0[0]; assign s_csamul_cla24_u_cla24_b[6] = s_csamul_cla24_fa6_23_or0[0]; assign s_csamul_cla24_u_cla24_b[7] = s_csamul_cla24_fa7_23_or0[0]; assign s_csamul_cla24_u_cla24_b[8] = s_csamul_cla24_fa8_23_or0[0]; assign s_csamul_cla24_u_cla24_b[9] = s_csamul_cla24_fa9_23_or0[0]; assign s_csamul_cla24_u_cla24_b[10] = s_csamul_cla24_fa10_23_or0[0]; assign s_csamul_cla24_u_cla24_b[11] = s_csamul_cla24_fa11_23_or0[0]; assign s_csamul_cla24_u_cla24_b[12] = s_csamul_cla24_fa12_23_or0[0]; assign s_csamul_cla24_u_cla24_b[13] = s_csamul_cla24_fa13_23_or0[0]; assign s_csamul_cla24_u_cla24_b[14] = s_csamul_cla24_fa14_23_or0[0]; assign s_csamul_cla24_u_cla24_b[15] = s_csamul_cla24_fa15_23_or0[0]; assign s_csamul_cla24_u_cla24_b[16] = s_csamul_cla24_fa16_23_or0[0]; assign s_csamul_cla24_u_cla24_b[17] = s_csamul_cla24_fa17_23_or0[0]; assign s_csamul_cla24_u_cla24_b[18] = s_csamul_cla24_fa18_23_or0[0]; assign s_csamul_cla24_u_cla24_b[19] = s_csamul_cla24_fa19_23_or0[0]; assign s_csamul_cla24_u_cla24_b[20] = s_csamul_cla24_fa20_23_or0[0]; assign s_csamul_cla24_u_cla24_b[21] = s_csamul_cla24_fa21_23_or0[0]; assign s_csamul_cla24_u_cla24_b[22] = s_csamul_cla24_fa22_23_or0[0]; assign s_csamul_cla24_u_cla24_b[23] = s_csamul_cla24_ha23_23_and0[0]; u_cla24 u_cla24_s_csamul_cla24_u_cla24_out(.a(s_csamul_cla24_u_cla24_a), .b(s_csamul_cla24_u_cla24_b), .u_cla24_out(s_csamul_cla24_u_cla24_out)); assign s_csamul_cla24_out[0] = s_csamul_cla24_and0_0[0]; assign s_csamul_cla24_out[1] = s_csamul_cla24_ha0_1_xor0[0]; assign s_csamul_cla24_out[2] = s_csamul_cla24_fa0_2_xor1[0]; assign s_csamul_cla24_out[3] = s_csamul_cla24_fa0_3_xor1[0]; assign s_csamul_cla24_out[4] = s_csamul_cla24_fa0_4_xor1[0]; assign s_csamul_cla24_out[5] = s_csamul_cla24_fa0_5_xor1[0]; assign s_csamul_cla24_out[6] = s_csamul_cla24_fa0_6_xor1[0]; assign s_csamul_cla24_out[7] = s_csamul_cla24_fa0_7_xor1[0]; assign s_csamul_cla24_out[8] = s_csamul_cla24_fa0_8_xor1[0]; assign s_csamul_cla24_out[9] = s_csamul_cla24_fa0_9_xor1[0]; assign s_csamul_cla24_out[10] = s_csamul_cla24_fa0_10_xor1[0]; assign s_csamul_cla24_out[11] = s_csamul_cla24_fa0_11_xor1[0]; assign s_csamul_cla24_out[12] = s_csamul_cla24_fa0_12_xor1[0]; assign s_csamul_cla24_out[13] = s_csamul_cla24_fa0_13_xor1[0]; assign s_csamul_cla24_out[14] = s_csamul_cla24_fa0_14_xor1[0]; assign s_csamul_cla24_out[15] = s_csamul_cla24_fa0_15_xor1[0]; assign s_csamul_cla24_out[16] = s_csamul_cla24_fa0_16_xor1[0]; assign s_csamul_cla24_out[17] = s_csamul_cla24_fa0_17_xor1[0]; assign s_csamul_cla24_out[18] = s_csamul_cla24_fa0_18_xor1[0]; assign s_csamul_cla24_out[19] = s_csamul_cla24_fa0_19_xor1[0]; assign s_csamul_cla24_out[20] = s_csamul_cla24_fa0_20_xor1[0]; assign s_csamul_cla24_out[21] = s_csamul_cla24_fa0_21_xor1[0]; assign s_csamul_cla24_out[22] = s_csamul_cla24_fa0_22_xor1[0]; assign s_csamul_cla24_out[23] = s_csamul_cla24_fa0_23_xor1[0]; assign s_csamul_cla24_out[24] = s_csamul_cla24_u_cla24_out[0]; assign s_csamul_cla24_out[25] = s_csamul_cla24_u_cla24_out[1]; assign s_csamul_cla24_out[26] = s_csamul_cla24_u_cla24_out[2]; assign s_csamul_cla24_out[27] = s_csamul_cla24_u_cla24_out[3]; assign s_csamul_cla24_out[28] = s_csamul_cla24_u_cla24_out[4]; assign s_csamul_cla24_out[29] = s_csamul_cla24_u_cla24_out[5]; assign s_csamul_cla24_out[30] = s_csamul_cla24_u_cla24_out[6]; assign s_csamul_cla24_out[31] = s_csamul_cla24_u_cla24_out[7]; assign s_csamul_cla24_out[32] = s_csamul_cla24_u_cla24_out[8]; assign s_csamul_cla24_out[33] = s_csamul_cla24_u_cla24_out[9]; assign s_csamul_cla24_out[34] = s_csamul_cla24_u_cla24_out[10]; assign s_csamul_cla24_out[35] = s_csamul_cla24_u_cla24_out[11]; assign s_csamul_cla24_out[36] = s_csamul_cla24_u_cla24_out[12]; assign s_csamul_cla24_out[37] = s_csamul_cla24_u_cla24_out[13]; assign s_csamul_cla24_out[38] = s_csamul_cla24_u_cla24_out[14]; assign s_csamul_cla24_out[39] = s_csamul_cla24_u_cla24_out[15]; assign s_csamul_cla24_out[40] = s_csamul_cla24_u_cla24_out[16]; assign s_csamul_cla24_out[41] = s_csamul_cla24_u_cla24_out[17]; assign s_csamul_cla24_out[42] = s_csamul_cla24_u_cla24_out[18]; assign s_csamul_cla24_out[43] = s_csamul_cla24_u_cla24_out[19]; assign s_csamul_cla24_out[44] = s_csamul_cla24_u_cla24_out[20]; assign s_csamul_cla24_out[45] = s_csamul_cla24_u_cla24_out[21]; assign s_csamul_cla24_out[46] = s_csamul_cla24_u_cla24_out[22]; assign s_csamul_cla24_out[47] = s_csamul_cla24_u_cla24_out[23]; endmodule